WO2003079424A1 - Method for fabricating a semiconductor device having different metal silicide portions - Google Patents

Method for fabricating a semiconductor device having different metal silicide portions Download PDF

Info

Publication number
WO2003079424A1
WO2003079424A1 PCT/US2002/041089 US0241089W WO03079424A1 WO 2003079424 A1 WO2003079424 A1 WO 2003079424A1 US 0241089 W US0241089 W US 0241089W WO 03079424 A1 WO03079424 A1 WO 03079424A1
Authority
WO
WIPO (PCT)
Prior art keywords
metal
substrate
conductive silicon
silicon
resist mask
Prior art date
Application number
PCT/US2002/041089
Other languages
English (en)
French (fr)
Inventor
Karsten Wieczorek
Manfred Horstmann
Rolf Stephan
Original Assignee
Advanced Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from DE10208728A external-priority patent/DE10208728B4/de
Application filed by Advanced Micro Devices, Inc. filed Critical Advanced Micro Devices, Inc.
Priority to AU2002365054A priority Critical patent/AU2002365054A1/en
Priority to EP02807094A priority patent/EP1479100A1/en
Priority to JP2003577322A priority patent/JP2005520341A/ja
Priority to KR10-2004-7013399A priority patent/KR20040088557A/ko
Publication of WO2003079424A1 publication Critical patent/WO2003079424A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823437MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • H01L21/823443MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes silicided or salicided gate conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823418MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/665Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned silicidation, i.e. salicide

Definitions

  • the present invention relates to the field of fabrication of integrated circuits, and, more particularly, to semiconductor devices having metal-silicide portions on semiconductor regions to reduce the sheet resistance of the semiconductor regions. Furthermore, the present invention relates to a method of manufacturing these semiconductor devices.
  • CD critical dimension
  • the individual semiconductor devices such as field effect transistors, capacitors and the like, are primarily based on silicon, wherein the individual devices are connected by silicon lines and metal lines. While the resistivity of the metal lines may be improved by replacing the commonly used aluminium by, for example, copper, process engineers are confronted with a challenging task when an improvement in the electrical characteristics of silicon- containing semiconductor lines and semiconductor contact regions is required.
  • a semiconductor structure 100 includes a substrate 101, for example, a silicon substrate, in which a first semiconductor element 110 and a second semiconductor element 130 are formed.
  • the first semiconductor element 110 may, as depicted in Figure la, represent a field effect transistor of a first conductivity type, such as an n-channel transistor, and the second semiconductor element 130 may represent a field effect transistor of a second conductivity type, such as a p-channel transistor.
  • the first semiconductor element 110 comprises shallow trench isolations (STI) 113 that are formed of an insulated material, such as silicon dioxide, and that define an active region 112 in the substrate 101.
  • a gate electrode 115 is formed over a gate insulation layer 118 that separates the gate electrode 115 from the active region 112.
  • Spacer elements 116 made of, for example, silicon dioxide or silicon nitride, are located at the sidewalk of the gate electrode 115.
  • source and drain regions 114 are formed and exhibit an appropriate dopant profile required to connect to a conductive channel that builds up between the drain and the source region during operation of the first semiconductor element 110.
  • the second semiconductor element 130 comprises substantially the same parts as the first semiconductor element 110 and corresponding parts are denoted by the same reference numerals except for a "leading 13" instead of a "leading 11.”
  • the second semiconductor element 130 may differ from the first semiconductor element 110 in, for example, type of conductivity, that is, type and concentration of dopants provided in the active regions 112 and 132, lateral extension of the gate electrode, also referred to as gate length, cross-sectional area, and the like.
  • the first and second semiconductor elements 110 and 130 in Figs, la and lb are depicted as transistor elements, the first and second semiconductor elements 110 and 130 may represent any silicon-containing region that is used for charge carrier transportation.
  • relatively long polysilicon lines may connect semiconductor elements on different locations of a single chip area and these polysilicon lines may be regarded as first and second semiconductor elements 110, 130, the electrical characteristics of which are to be improved so as to obtain an enhanced device performance with respect to signal propagation delay.
  • the gate length of the first and second semiconductor elements 110 and 130 determines the channel length of these devices and, therefore, as previously pointed out, significantly affects the electrical characteristics of the first and second semiconductor elements 110 and 130, whereby a reduced gate length will result in an increased resistance of the gate electrodes 115, 135 owing to the reduction of the cross-sectional area of the gate electrodes 115, 135.
  • a typical process flow for forming the semiconductor structure 100 may comprise the following steps. After formation of the shallow trench isolations 113 and 133 by well-known photolithography techniques, implantation steps are performed to create a required dopant concentration in the active regions 112 and 132. Subsequently, the gate insulation layers 118 and 138 are formed according to design requirements. Thereafter, the gate electrodes 115 and 135 are formed by patterning, for instance a polysilicon layer, by means of sophisticated photolithography and trim etch methods. Then, a further implantation step for forming so-called source and drain extensions within the source and drain regions 114 and 134 is performed and the spacer elements 116 and 126 are formed by deposition and anisotropic etching techniques.
  • the spacer elements 116 and 126 are used as an implantation mask for a subsequent implantation step in which dopant particles are implanted into the source and drain regions 114 and 134 to create the required high dopant concentrations in those regions. It is to be noted that the dopant concentration varies in Figure la in the horizontal direction, i.e., in the length direction of the gate electrodes 115, 135, as well as in the vertical direction, which will hereinafter be referred to as depth direction.
  • the dopant profile of the source and drain regions 114 and 134 is depicted as a region having a sharp boundary, in reality the dopant profile varies continuously due to the nature of the implantation process and the subsequent annealing steps that are performed for activating the implanted atoms and for curing the crystalline damage caused by the implantation step.
  • the dopant profile has to be selected in conformity with other parameters of the first and second semiconductor elements 110 and 130.
  • a short gate length and thus a short channel length, requires a "shallow" dopant profile in order to avoid the so-called “short channel effect.”
  • the peak concentration in the depth direction may be located a few hundred nanometers below the surface of the drain and source regions 114 and 134.
  • p-channel transistors may require a different dopant profile than an n-channel transistor element.
  • a metal layer 140 is deposited over the first and second semiconductor elements 110 and .130.
  • the metal layer 140 comprises titanium, cobalt or other refractory metals.
  • a first heat treatment for example, a rapid thermal annealing, is carried out to initiate a chemical reaction between the silicon in the source and drain regions 114, 134, the gate electrodes 115,
  • an average temperature of the first heat treatment may be set to about 400°C to create a meta-stable cobalt silicon compound exhibiting a relatively high resistivity. Since the silicon contained in the spacer elements 116,
  • the metal of the metal layer 140 does not substantially react with the material of the spacer element 115, 136 and the shallow trench isolations 113, 133.
  • the material of the metal layer 140 that has not reacted with the underlying material is removed by, for example, a selective wet etching process.
  • a second heat treatment is performed, for example, a second rapid annealing step with a temperature higher than in the first annealing step, to convert the meta-stable metal-silicon compound into a metal suicide.
  • a cobalt disilicide is formed in the second annealing step.
  • the metal suicide shows a significantly lower resistance than the meta-stable metal-silicon compound as well as a significantly lower resistance, by a factor of about 5-10, than the sheet resistance of the doped polysilicon.
  • Figure lb schematically shows the finally obtained first and second semiconductor elements 110 and 130 having formed on the respective source and drain regions 114, 134 and the gate electrodes 115, 135 a metal suicide region 141.
  • the metal suicide regions 141 significantly improve the electrical characteristics of the first and second semiconductor elements 110 and 130, there is still room for improvement since, in the conventional process flow, the metal suicide regions 141 have to be formed so as to meet the requirements of the first semiconductor element 110 and the second semiconductor element 130, so that optimizing the characteristics of the suicide regions 141 of the first semiconductor element 110 compromises the effect of the suicide regions 141 of the second semiconductor element 130, and vice verse. It is thus desirable to have a semiconductor and a method of forming the same in which the characteristics of the conductive semiconductor regions may be individually optimized for different semiconductor elements.
  • the present invention is directed to a method that may solve, or at least reduce, some or all of the aforementioned problems.
  • the present invention is generally related to a method of manufacturing a semiconductor device in which silicon-containing regions receive a metal suicide portion to enhance the electrical properties of these regions, wherein the type of material and or a thickness of the metal suicide portion is individually adjusted to meet the requirements of different semiconductor regions in view of the electrical resistance.
  • a method of forming a semiconductor device comprises providing a substrate having formed thereon a first and a second conductive silicon-containing region and forming a first resist mask for covering a second conductive silicon-containing region while exposing the first conductive silicon-containing region. Moreover, a first metal layer of a predefined thickness is deposited over the substrate and the first resist mask is removed. Furthermore, the method includes forming a second resist mask for covering the first conductive silicon-containing region and exposing the second conductive silicon- containing region. Thereafter, a second metal layer of a second predefined thickness is deposited over the substrate and then the second resist mask is removed. Additionally, the method includes a heat treatment of the substrate to form a first suicide layer on the first conductive silicon-containing region and a second suicide layer on the second conductive silicon-containing region.
  • a method of forming a semiconductor device comprises forming a plurality of conductive silicon-containing regions on a substrate. Thereafter, a plurality of different metal layers are sequentially deposited on the substrate using a deposition mask such that each of the plurality of conductive silicon-containing regions is covered by substantially a single metal layer, wherein the metal layers differ from each other by their type of material and/or their layer thickness.
  • the method further comprises annealing the substrate at a first average temperature for a first time interval to form a metal silicon compound on each of the conductive silicon-containing regions and selectively removing excess metal from the substrate.
  • the method includes annealing the substrate at a second average temperature for a second time interval to convert the metal silicon compound into a metal suicide portion, wherein at least one of the first and second average temperatures and the first and second time intervals are controlled to adjust a thickness of the metal suicide portions.
  • a semiconductor device comprises at least one first conducive silicon-containing region and at least one second conductive silicon-containing region, wherein the first and second conductive silicon-containing regions are formed in a common layer. Moreover, the semiconductor device comprises a first metal suicide portion formed on the first conductive silicon-containing region and a second metal suicide portion formed in the second conductive silicon-containing region, wherein at least one of the first and second metal suicide portions contains a noble metal.
  • Figures la and lb show schematic cross-sectional views of a first and second semiconductor element having a suicide portion formed in conductive areas, wherein the first and second semiconductor elements are manufactured in accordance with a typical prior art process;
  • FIGS. 2a-2f schematically show cross-sectional views of a semiconductor structure during various manufacturing stages, which is formed in accordance with one illustrative embodiment of the present invention.
  • two or more different conductive silicon-containing regions receive a suicide portion, the type of material and/or the thickness of which are correspondingly designed to improve the electrical conductivity of these regions.
  • a suicide portion the type of material and/or the thickness of which are correspondingly designed to improve the electrical conductivity of these regions.
  • different suicide portions are formed on these silicon lines to improve the overall characteristics and to substantially compensate for the different cross-sectional areas.
  • the present invention also allows one to appropriately form corresponding suicide portions in the devices to individually optimize the performance of the devices.
  • short channel devices generally require a different type of suicide portion than do long channel devices since, for example, in long channel devices the peak dopant concentration is located more deeply in the drain and source regions than in short channel devices which require relatively shallow junctions.
  • a semiconductor structure 200 comprises a substrate 201, for example, a silicon substrate or any other substrate appropriate for the formation of semiconductor elements.
  • a first semiconductor element 210 comprises an active region 212 defined by shallow trench isolations 213.
  • a gate electrode 215 is separated from the active region 212 by a gate insulation layer 218.
  • Spacer elements 216 of an insulating material, such as silicon dioxide or silicon nitride, are formed adjacent to the sidewalls of the gate electrode 215.
  • source and drain regions 214 are formed in the active region 212.
  • the semiconductor structure 200 further includes a second semiconductor element 230 comprising substantially the same components as the first semiconductor element 210.
  • a second semiconductor element 230 comprising substantially the same components as the first semiconductor element 210.
  • corresponding parts are denoted by the same reference numerals except for a leading "23" in stead of a leading "21.”
  • the first and the second semiconductor elements 210 and 230 differ from each other in the sense as pointed out above.
  • a resist mask 250 is formed on the second semiconductor element 230.
  • Figure 2b schematically shows the semiconductor structure 200 with a first metal layer 240 deposited, over the semiconductor structure 200.
  • the first metal layer 240 may comprise any refractory metal or compound of metals that is suitable to provide for the required characteristics of the metal suicide to be formed in the silicon-containing regions 214 and .215. Suitable metals may include cobalt, titanium, nickel, tungsten and combinations thereof. In one particular. embodiment, the first metal layer 240 may comprise a noble metal such as platinum, palladium, gold and the like.
  • the initial layer thickness is selected to about 10 nm thicker than at least that required for forming a metal suicide meeting the design requirements.
  • a second photoresist mask 255 is formed over the first semiconductor element 210 and a second metal layer 242 is blanket-deposited over the semiconductor structure 200.
  • the same criteria apply here as pointed out with reference to the photoresist mask 250.
  • the same is true for the deposition- method for forming the second metal layer 242.
  • sidewall portions 257 of the second photoresist mask 255 are substantially uncovered or at least significantly less covered by metal than the surface portions of the semiconductor substrate 200.
  • the composition and the thickness of the second metal layer 242 the same criteria as given above apply in this case.
  • a plurality of different semiconductor elements may be provided, wherein in subsequent masking steps in each of the plurality of semiconductor elements a different metal layer is deposited.
  • a further resist mask (not shown) may be provided, wherein the resist masks 250, 255 and the further resist mask are designed such that a third metal layer may be deposited on a third semiconductor element (not shown).
  • This masking sequence may be repeated with suitably designed masks so that a plurality of different metal layers may be deposited on a corresponding plurality of different types of semiconductor elements that are individually optimized to provide for the required suicide portions in these semiconductor elements.
  • Figure 2e schematically shows the first and second semiconductor elements 210 and 230 having the first metal layer 240 and the second metal layer 242, respectively.
  • the first and second metal layers 240 and 242 comprise a material and exhibit a thickness, both of which are targeted, when transformed into a metal suicide, to optimize the characteristics of the first and second semiconductor elements 210, 230.
  • the first metal layer 240 and/or the second metal layer 242 may comprise at least one noble metal.
  • a heat treatment is performed, for example, a rapid thermal annealing step, to initiate the chemical reaction between the metal in the first and second metal layers 240, 242 and the silicon contained in the regions 214, 234 and 215, 235.
  • a heat treatment is performed, for example, a rapid thermal annealing step, to initiate the chemical reaction between the metal in the first and second metal layers 240, 242 and the silicon contained in the regions 214, 234 and 215, 235.
  • diffusion of the atoms of the regions 214, 234, 215, 235 and of the atoms of the first and second metal layers 240, 242 takes place so that a continuous reaction between the silicon and the metal is maintained.
  • the degree of diffusion, and thus of metal-silicon compound depends on the type of material, the temperature and the duration of the annealing process.
  • the thickness of the metal-silicon compound may be partially adjusted by controlling the first average temperature and the first time interval. Subsequently, excess metal from the surface of the semiconductor structure 200 is removed and a second rapid thermal annealing step may be performed with a second temperature for a second time interval. Typically, the second average temperature is higher than the first temperature to obtain a stable metal suicide having a relatively low electrical resistance. The second average temperature and the second time interval may be controlled to obtain the required sheet resistance in each of the regions 214, 215, 234, 235.
  • the thickness of the first and second suicide portions 241, 243 that is the degree of "penetration" of the suicide in the depth direction into the region 214, 215, 234 and 235, is adjusted to obtain the required sheet resistance.
  • the first semiconductor element represents a p-channel transistor in which the peak concentration of p-type dopants is located at a depth of approximately 200 nm
  • the thickness, i.e., the penetration, of the suicide portion may be adjusted to about 180-220 nm. Similar considerations apply to an n-channel transistor, which generally exhibits a shallow dopant profile.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
PCT/US2002/041089 2002-02-28 2002-12-20 Method for fabricating a semiconductor device having different metal silicide portions WO2003079424A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
AU2002365054A AU2002365054A1 (en) 2002-02-28 2002-12-20 Method for fabricating a semiconductor device having different metal silicide portions
EP02807094A EP1479100A1 (en) 2002-02-28 2002-12-20 Method for fabricating a semiconductor device having different metal silicide portions
JP2003577322A JP2005520341A (ja) 2002-02-28 2002-12-20 異なる金属シリサイド部分を有する半導体デバイスを製造する方法
KR10-2004-7013399A KR20040088557A (ko) 2002-02-28 2002-12-20 상이한 금속 실리사이드 부분을 가지는 반도체 제조방법

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
DE10208728A DE10208728B4 (de) 2002-02-28 2002-02-28 Ein Verfahren zur Herstellung eines Halbleiterelements mit unterschiedlichen Metallsilizidbereichen
DE10208728.8 2002-02-28
US10/260,926 US7217657B2 (en) 2002-02-28 2002-09-30 Semiconductor device having different metal silicide portions and method for fabricating the semiconductor device
US10/260,926 2002-09-30

Publications (1)

Publication Number Publication Date
WO2003079424A1 true WO2003079424A1 (en) 2003-09-25

Family

ID=28042824

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2002/041089 WO2003079424A1 (en) 2002-02-28 2002-12-20 Method for fabricating a semiconductor device having different metal silicide portions

Country Status (6)

Country Link
EP (1) EP1479100A1 (ja)
JP (1) JP2005520341A (ja)
CN (1) CN100481333C (ja)
AU (1) AU2002365054A1 (ja)
TW (1) TWI277174B (ja)
WO (1) WO2003079424A1 (ja)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7429770B2 (en) 2004-01-30 2008-09-30 Renesas Technology Corp. Semiconductor device and manufacturing method thereof

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7405112B2 (en) 2000-08-25 2008-07-29 Advanced Micro Devices, Inc. Low contact resistance CMOS circuits and methods for their fabrication
KR101226653B1 (ko) 2006-06-28 2013-01-25 엘지디스플레이 주식회사 액정표시장치용 어레이기판과 그 제조방법
JP5500784B2 (ja) * 2008-05-12 2014-05-21 信越半導体株式会社 多層シリコン半導体ウェーハ及びその作製方法
CN102571135B (zh) * 2012-02-15 2014-05-14 京信通信系统(中国)有限公司 射频半集成应用装置

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5352631A (en) * 1992-12-16 1994-10-04 Motorola, Inc. Method for forming a transistor having silicided regions
US6040606A (en) * 1998-11-04 2000-03-21 National Semiconductor Corporation Integrated circuit structure with dual thickness cobalt silicide layers and method for its manufacture
US6133130A (en) * 1998-10-28 2000-10-17 United Microelectronics Corp. Method for fabricating an embedded dynamic random access memory using self-aligned silicide technology

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4824544A (en) * 1987-10-29 1989-04-25 International Business Machines Corporation Large area cathode lift-off sputter deposition device
JPH04188868A (ja) * 1990-11-22 1992-07-07 Seiko Epson Corp 半導体装置の製造方法
JPH04349660A (ja) * 1991-05-28 1992-12-04 Toshiba Corp 半導体装置及び製造方法
JPH07235606A (ja) * 1994-02-22 1995-09-05 Mitsubishi Electric Corp 相補型半導体装置及びその製造方法
US6020242A (en) * 1997-09-04 2000-02-01 Lsi Logic Corporation Effective silicide blocking

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5352631A (en) * 1992-12-16 1994-10-04 Motorola, Inc. Method for forming a transistor having silicided regions
US6133130A (en) * 1998-10-28 2000-10-17 United Microelectronics Corp. Method for fabricating an embedded dynamic random access memory using self-aligned silicide technology
US6040606A (en) * 1998-11-04 2000-03-21 National Semiconductor Corporation Integrated circuit structure with dual thickness cobalt silicide layers and method for its manufacture

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7429770B2 (en) 2004-01-30 2008-09-30 Renesas Technology Corp. Semiconductor device and manufacturing method thereof

Also Published As

Publication number Publication date
EP1479100A1 (en) 2004-11-24
CN100481333C (zh) 2009-04-22
CN1623221A (zh) 2005-06-01
JP2005520341A (ja) 2005-07-07
AU2002365054A1 (en) 2003-09-29
TW200303603A (en) 2003-09-01
TWI277174B (en) 2007-03-21

Similar Documents

Publication Publication Date Title
US6838363B2 (en) Circuit element having a metal silicide region thermally stabilized by a barrier diffusion material
US6821887B2 (en) Method of forming a metal silicide gate in a standard MOS process sequence
US8765586B2 (en) Methods of forming metal silicide regions on semiconductor devices
US7226859B2 (en) Method of forming different silicide portions on different silicon-containing regions in a semiconductor device
US7563700B2 (en) Method for improving self-aligned silicide extendibility with spacer recess using an aggregated spacer recess etch (ASRE) integration
US7217657B2 (en) Semiconductor device having different metal silicide portions and method for fabricating the semiconductor device
WO2008121326A2 (en) An soi transistor having drain and source regions of reduced length and a stressed dielectric material adjacent thereto
US20040087121A1 (en) Method of forming a nickel silicide region in a doped silicon-containing semiconductor area
US7109116B1 (en) Method for reducing dendrite formation in nickel silicon salicide processes
US20050070082A1 (en) Semiconductor device having a nickel/cobalt silicide region formed in a silicon region
EP1479102B1 (en) Method of forming different silicide portions on different silicon-containing regions in a semiconductor device
US8603915B2 (en) Multi-stage silicidation process
US8236693B2 (en) Methods of forming silicides of different thicknesses on different structures
EP1479100A1 (en) Method for fabricating a semiconductor device having different metal silicide portions
US7115464B2 (en) Semiconductor device having different metal-semiconductor portions formed in a semiconductor region and a method for fabricating the semiconductor device
JP3190858B2 (ja) 半導体装置およびその製造方法
US6773978B1 (en) Methods for improved metal gate fabrication
US7067410B2 (en) Method of forming a metal silicide
US7960280B2 (en) Process method to fully salicide (FUSI) both N-poly and P-poly on a CMOS flow
EP1905068A2 (en) Technique for reducing silicide non-uniformities by adapting avertical dopant profile
WO2003075326A2 (en) A semiconductor device having different metal-semiconductor portions formed in a semiconductor region and a method for fabricating the semiconductor device
WO2005034225A1 (en) A semiconductor device having a nickel/cobalt silicide region formed in a silicon region
WO2004042809A1 (en) Method of forming a nickel silicide region in a doped silicon-containing semiconductor area
SG174039A1 (en) Nested and isolated transistors with reduced impedance difference
WO2004032217A1 (en) Circuit element having a metal silicide region thermally stabilized by a barrier diffusion material

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SK SL TJ TM TN TR TT TZ UA UG UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2002807094

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020047013399

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2003577322

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 20028284178

Country of ref document: CN

WWP Wipo information: published in national office

Ref document number: 1020047013399

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2002807094

Country of ref document: EP