WO1994024330A1 - Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits - Google Patents

Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits Download PDF

Info

Publication number
WO1994024330A1
WO1994024330A1 PCT/US1994/003286 US9403286W WO9424330A1 WO 1994024330 A1 WO1994024330 A1 WO 1994024330A1 US 9403286 W US9403286 W US 9403286W WO 9424330 A1 WO9424330 A1 WO 9424330A1
Authority
WO
WIPO (PCT)
Prior art keywords
temperature
conductor
substrate
aluminum
vias
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/US1994/003286
Other languages
English (en)
French (fr)
Inventor
Rudi Hendel
Hyman Levinstein
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Materials Research Corp
Original Assignee
Materials Research Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Materials Research Corp filed Critical Materials Research Corp
Priority to AU65252/94A priority Critical patent/AU6525294A/en
Priority to JP52320794A priority patent/JP3400454B2/ja
Priority to EP94912876A priority patent/EP0694086B1/en
Priority to KR1019950704442A priority patent/KR100308467B1/ko
Priority to DE69428113T priority patent/DE69428113T2/de
Publication of WO1994024330A1 publication Critical patent/WO1994024330A1/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W20/00Interconnections in chips, wafers or substrates
    • H10W20/01Manufacture or treatment
    • H10W20/031Manufacture or treatment of conductive parts of the interconnections
    • H10W20/056Manufacture or treatment of conductive parts of the interconnections by filling conductive material into holes, grooves or trenches
    • H10W20/059Manufacture or treatment of conductive parts of the interconnections by filling conductive material into holes, grooves or trenches by reflowing or applying pressure
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/04Coating on selected surface areas, e.g. using masks
    • C23C14/046Coating cavities or hollow spaces, e.g. interior of tubes; Infiltration of porous substrates
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/06Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the coating material
    • C23C14/14Metallic material, boron or silicon
    • C23C14/18Metallic material, boron or silicon on other inorganic substrates
    • C23C14/185Metallic material, boron or silicon on other inorganic substrates by cathodic sputtering
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/22Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
    • C23C14/34Sputtering
    • C23C14/3492Variation of parameters during sputtering
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/22Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
    • C23C14/54Controlling or regulating the coating process
    • C23C14/541Heating or cooling of the substrates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P95/00Generic processes or apparatus for manufacture or treatments not covered by the other groups of this subclass
    • H10P95/04Planarisation of conductive or resistive materials

Definitions

  • the active switching elements of integrated circuits are interconnected by metal lines deposited by various methods such as physical vapor deposition, chemical vapor deposition and evaporation. Typically, several levels of metal lines are used in an integrated circuit to allow crossovers. At certain locations, electrical contact is made between lines of different levels. Such locations are called vias.
  • the most commonly used interconnecting metal for high aspect ratio vias is the tungsten plug deposited by the decomposition of tungsten hexafluoride on the sidewall of the via.
  • Such plugs are formed by either selective deposition which has not been reliable enough to be used for manufacturing purposes or by the blanket deposition of a film with successive etch back. All tungsten depositions require the prior deposition
  • an adhesive layer which is typically a layer of plasma vapor deposited
  • titanium nitride The titanium nitride deposition may result in a re-entrant profile particularly on geometries with high aspect ratios.
  • the resulting chemical vapor deposition then shows the well known keyhole which results in integrated circuit reliability problems and limits the use of tungsten chemical vapor deposition to critical geometries of greater than .5 microns.
  • tungsten chemical vapor deposition processes are complex and expensive. Due to the high resistivity of tungsten, material contact resistances and via resistance are high and can limit the performance of integrated circuits.
  • This process requires a continuous diffusion path along the sidewall of the via and is dependent on achieving certain process conditions simultaneously. These conditions are sometimes difficult to achieve and control.
  • Tracy U.S. Patent 4,970, 176 discloses deposition of a relatively thick layer of aluminum at a first temperature and a subsequent deposition of a thin layer of aluminum at a higher temperature.
  • the specification indicates that the temperature increase acts to reflow the aluminum through grain growth and recrystallization.
  • the filling of the via starts from the bottom of the via and works up to the top.
  • the Tracy application was filed, typically the vias were of a size greater than one micron.
  • 5,108,570 discloses sputter coating an initial layer of 2000 angstroms and a subsequent layer at a higher temperature for about 30 to 45 seconds.
  • the background indicates that the vias can be as small as 1.5 microns. None of these patents disclose methods which would be effective to fill submicron vias having aspect ratios greater than 1. Further, these methods are generally relatively complex requiring critical control of reaction conditions.
  • the present invention is premised on the realization that submicron vias can be effectively and reliably filled by sputter deposition of aluminum.
  • the present invention utilizes via filling by extrusion.
  • aluminum is sputter deposited over a via at a first temperature. It is then put into compression by the addition of thermal energy. When the film is heated sufficiently, and assuming an effectively thick initial aluminum deposition, it will plasticly deform and be forced into the via.
  • the temperature of plastic deformation is characteristic for the deposited alloy, its co-efficient of thermal expansion, as well as the substrate and its co-efficient of thermal expansion.
  • Fig. 1-14 are scanning electronic microscope photographs of the cross-section of a semiconductors with aluminum sputter deposited into vias.
  • Fig. 15 is an overhead diagrammatic view of an integrated circuit with a plurality of vias.
  • Fig. 16 is a cross section of Fig. 15 taken at lines 16-16. Detailed Description
  • the present invention is a method of filling vias, particularly those having submicron diameters, where the aspect ratio of the via, that is the height to diameter ratio is from about 1 to about 4.
  • aluminum will be deposited into vias having diameters from .7 to about .1 micron preferably .5 to .25 micron.
  • a substrate which includes one or more vias is initially coated with an aluminum or aluminum alloy layer.
  • the aluminum layer is put into compression by increasing the wafer temperature. The difference in co ⁇ efficients of thermal expansion between the substrate and the aluminum forces the aluminum into compression. The compressive force will cause the aluminum to flow into and fill the via.
  • the substrates for use in the present invention will include silicon layers, boron and phosphorus doped silica, thermal oxide and TEOS oxide. The coefficients of thermal expansion of these materials
  • the thermal expansion co-efficient of most glasses used should be about equal to that of quartz.
  • Aluminum or an aluminum alloy is sputter deposited on the substrate.
  • aluminum alloys such as Al Si (1 %), Al Si (1 %)-Cu (.5%), Al-Cu (1 %) and Al-Ti (.15%) can be used. Due to the high concentration of aluminum, all of these alloys will have a coefficient of thermal expansion of about 24 [ppm/°c].
  • a substrate 1 1 having three vias 12, 13, 14 is coated by the aluminum layer 15 having a thickness or height of H.
  • the volume 12(a), 13(a) and 14(a) of the vias is shaded.
  • Each via has an available radius of aluminum which is approximately equal to one- half the distance to the next adjacent via measure focus to focus. This is shown as Rl, R2, and R3 in Fig. 15.
  • Rl, R2, and R3 there is a cylinder of aluminum defined by the radius and thickness H which is equal to 2xR 2 H which is available to develop the necessary compressive stress required to extrude the aluminum necessary to fill the volume of the via.
  • the temperature will be increased.
  • the cylinder times the differential thermal expansion between the substrate and the aluminum layer must be at least equal the volume of the via.
  • the increase in volume of the available aluminum caused by the change in temperature should equal the void volume of the via.
  • the available radius limits the material available for via filling by extrusion and thus restricts the density of vias this process will support.
  • the values shown apply to most, if not, all practical integrated circuits.
  • the film thickness of the deposited aluminum can be increased. This increases the amount of material available for filling the via by extrusion and thus reduces the radius proportionally.
  • Highly dense arrays of via holes with large volumes can be filled by the deposition of a thicker layer which after the extrusion process can be etched back to nominal thickness.
  • the present invention will be conducted in a multichambered sputtering unit which would include an etching chamber and two or more sputtering chambers.
  • a multichambered sputtering unit which would include an etching chamber and two or more sputtering chambers.
  • One such machine is Eclipse brand sputtering system sold by Materials Research Corporation (also referred to in U.S. Patent 4,994, 162). Other commercially available systems are equally suitable.
  • the substrate can be initially etched to remove surface impurities. Heating of the substrate also assists in removal of outgases. This is optional but preferred. The substrate is then moved to the second chamber.
  • a barrier layer can be applied if desired.
  • a preferred barrier is TiN although ZrN and RuO 2 barrier layers can also be used. However, barrier layers may not be required in all applications. Generally the thickness of the barrier layer will be about 1000 to about 2000 Angstroms. If the original via sidewalls are normal to the wafer surface, then this establishes a slight inwardly (negative) sloped re-entrant profile at the via. This sloped or undercut re-entrant profile facilitates movement of the aluminum into the via under compression. Basically it decreases the opening so that the initial aluminum layer covers the opening without filling it. The larger the via the thicker the barrier layer and initial aluminum layer should be. But, the opening should not have a radius less than 0.1 microns. Further, it is preferred to have an inward re-entrant profile of 0 to 20 * and preferably 5-10° . The barrier layer assists in forming this.
  • the substrate In a third chamber, the substrate is cooled to about room temperature. It is then transferred to a final chamber where the aluminum is deposited.
  • a thick layer 2000 to 5000 angstrom of aluminum initially at a temperature of about 20- 50 * C. with sputter power of about 3-15KW.
  • a bias voltage may be applied if desired, but is not necessary.
  • the substrate and aluminum are subsequently heated to a temperature which forces the aluminum to expand relative to the substrate.
  • Figures 1-12 show various vias filled under various parameters to demonstrate successful and failed attempts.
  • Fig. 1 shows a closely spaced pattern with apparent voids. This figure of unsuccessful planarization demonstrates two facts that 1) via filling is not through a
  • Figs. 2 and 3 show successful planarization in vias spaced further apart.
  • the vias in the substrate were filled by initially etching the wafer surface at 500 "C. for 120 seconds with argon gas, (50 SCCM), (gas pressure 4.7 millitores). In addition to surface cleaning, this step is intended to desorb water which may be present in the film.
  • the wafer was coated with a TiN barrier coating. With a back plane temperature of 300 "C, a 350 angstrom film was applied with 50 SCCM argon gas flow and 2.2 SCCM nitrogen gas flow (applied voltages of 3 KV). In the second step, lasting five seconds, 20 SCCM of argon was introduced while the back plane gas was maintained and 27 SCCM of nitrogen gas admitted. Finally, in the third step, 800 angstroms TiN was applied with a DC power of 6 KV, for 33 seconds. (The argon admitted at 20 SCCM.)
  • this wafer was cooled down over 120 seconds with back plane and therefore back plane gas at room temperature.
  • the wafer could be actively cooled in this chamber using a refrigerated gas. Rapidly cooling the wafer to 0 + -40 * C over 120 seconds can enhance the end product.
  • an initial aluminum layer of 2500 angstroms was applied with a DC power of 1 1.0 KV over 12 seconds with 100 SCCM flow of argon supplied as sputter gas.
  • Fig. 3 The results shown in Fig. 3 are obtained in a similar process. Initially the substrate was etched and baked at a temperature of 500 °C. The wafer was then coated with a titanium nitride layer approximately 1500 angstroms followed by a cool down step in the third chamber. In the final chamber, a 5000 angstrom aluminum film was applied (over 14 seconds) to the substrate at room temperature (no greater than 50°C.) with a DC power of 11.0 KV. Over the next 43 seconds, 3000 angstroms of aluminum was applied with the back plane gas applied at 550° C.
  • the DC power was changed to 3.7 KV and over a period of 36 seconds (100 SCCM of argon gas), the back plane gas was applied at a temperature of 550 °C. During this period, 3500 angstroms of aluminum was deposited.
  • Fig. 4 shows a pattern in silicon dioxide showing a negative slope (inward) re-entrant angle filled by the method of the present invention. Such a structure is impossible to fill entirely with any of the prior art methods.
  • Fig. 5 shows a first unsuccessful attempt to planarize a feature with re-entrant via angle.
  • the pattern is of high density and the final temperature reached is 500° C.
  • step is approximately 100° indicating a total temperature rise of 400 ° C.
  • Fig. 6 shows a similarly dense pattern with a final temperature of 550 °C. (a 450 °C. temperature rise). The filling of the via from the top has clearly progressed and it appears now approximately
  • Figs. 9-11 and 12-14 demonstrate another element of the present invention.
  • Figs. 9-1 1 show via filling of less densely spaced small vias (0.6 microns) than shown in Figs. 5-7 and thus are able to be planarized at lower temperatures (540 °C). An increasing amount of time for stress release may be required in these situations.
  • a hot sputtering time of 50 seconds was employed and a void remained on the very bottom of the via.
  • the via shown in Fig. 10 is sputtered for 1 minute and is completely filled.
  • sputtering for 2 minutes completely fills the via.
  • Figs. 12-14 show larger vias, 0.8 microns on identical wafers.
  • the vias shown in Figs. 9 and 12 were processed under identical conditions, likewise the vias shown in Figs. 10 and 13 and Figs. 11 and 14.
  • 50 seconds and 1 minute stress release time are insufficient for complete void free via filling.
  • Two minute stress release time completely fills the via.
  • Pattern densities in integrated circuit typically are substantially less dense than shown in these test patterns. Therefore allowing the set-up of adequate stress fields at lower temperatures and shorter heat cycle.
  • the present invention provides a method to fill vias with sputter deposited aluminum without extreme control of multiple parameters.
  • This is widely adaptable, vias having diameters of .1 to .8 microns and aspect ratios of 1.0 to 4*0, and having re-entrant profiles from 0° to up to 20° .
  • the present invention is versatile, reliable and inexpensive. This, of course, has been a description of the present invention as well as the best mode currently known to the inventors of practicing the present invention. However, the invention itself should be defined only by the appended claims wherein we claim:

Landscapes

  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Engineering & Computer Science (AREA)
  • Materials Engineering (AREA)
  • Mechanical Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Inorganic Chemistry (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Electrodes Of Semiconductors (AREA)
PCT/US1994/003286 1993-04-13 1994-03-25 Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits Ceased WO1994024330A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
AU65252/94A AU6525294A (en) 1993-04-13 1994-03-25 Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits
JP52320794A JP3400454B2 (ja) 1993-04-13 1994-03-25 基体の極微バイアを充填する方法
EP94912876A EP0694086B1 (en) 1993-04-13 1994-03-25 Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits
KR1019950704442A KR100308467B1 (ko) 1993-04-13 1994-03-25 기판내의서브마이크론비아충전방법
DE69428113T DE69428113T2 (de) 1993-04-13 1994-03-25 Verfahren zum planarisieren von submikrondurchgängen und herstellung integrierter halbleiterschaltungen

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/047,265 1993-04-13
US08/047,265 US5360524A (en) 1993-04-13 1993-04-13 Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits

Publications (1)

Publication Number Publication Date
WO1994024330A1 true WO1994024330A1 (en) 1994-10-27

Family

ID=21947981

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1994/003286 Ceased WO1994024330A1 (en) 1993-04-13 1994-03-25 Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits

Country Status (9)

Country Link
US (1) US5360524A (enExample)
EP (1) EP0694086B1 (enExample)
JP (1) JP3400454B2 (enExample)
KR (1) KR100308467B1 (enExample)
AU (1) AU6525294A (enExample)
CA (1) CA2159648A1 (enExample)
DE (1) DE69428113T2 (enExample)
TW (1) TW272305B (enExample)
WO (1) WO1994024330A1 (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0741407A3 (en) * 1995-05-05 1998-04-15 Applied Materials, Inc. Process for filling openings in insulating layers and integrated circuit having such insulating layers

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0608628A3 (en) * 1992-12-25 1995-01-18 Kawasaki Steel Co Method for manufacturing a semiconductor device with a multilayer connection structure.
JP3382031B2 (ja) * 1993-11-16 2003-03-04 株式会社東芝 半導体装置の製造方法
JPH0936230A (ja) * 1995-05-15 1997-02-07 Sony Corp 半導体装置の製造方法
JPH09115866A (ja) * 1995-10-17 1997-05-02 Mitsubishi Electric Corp 半導体装置の製造方法
US5851920A (en) * 1996-01-22 1998-12-22 Motorola, Inc. Method of fabrication of metallization system
US5789317A (en) 1996-04-12 1998-08-04 Micron Technology, Inc. Low temperature reflow method for filling high aspect ratio contacts
US5891803A (en) * 1996-06-26 1999-04-06 Intel Corporation Rapid reflow of conductive layers by directional sputtering for interconnections in integrated circuits
US6309971B1 (en) 1996-08-01 2001-10-30 Cypress Semiconductor Corporation Hot metallization process
EP0867940A3 (en) 1997-03-27 1999-10-13 Applied Materials, Inc. An underlayer for an aluminum interconnect
US5882399A (en) * 1997-08-23 1999-03-16 Applied Materials, Inc. Method of forming a barrier layer which enables a consistently highly oriented crystalline structure in a metallic interconnect
FR2769923B1 (fr) * 1997-10-17 2001-12-28 Cypress Semiconductor Corp Procede ameliore de metallisation a chaud
US7405149B1 (en) 1998-12-21 2008-07-29 Megica Corporation Post passivation method for semiconductor chip or wafer
US7381642B2 (en) 2004-09-23 2008-06-03 Megica Corporation Top layers of metal for integrated circuits
US6965165B2 (en) 1998-12-21 2005-11-15 Mou-Shiung Lin Top layers of metal for high performance IC's

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4816126A (en) * 1985-05-13 1989-03-28 Nippon Telegraph And Telephone Corporation Method for forming a planarized thin film
US4865712A (en) * 1984-05-17 1989-09-12 Varian Associates, Inc. Apparatus for manufacturing planarized aluminum films
US4970176A (en) * 1989-09-29 1990-11-13 Motorola, Inc. Multiple step metallization process

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4661228A (en) * 1984-05-17 1987-04-28 Varian Associates, Inc. Apparatus and method for manufacturing planarized aluminum films
US4657628A (en) * 1985-05-01 1987-04-14 Texas Instruments Incorporated Process for patterning local interconnects
JPS63162854A (ja) * 1986-12-25 1988-07-06 Fujitsu Ltd 金属膜形成方法
US4994162A (en) * 1989-09-29 1991-02-19 Materials Research Corporation Planarization method
US5108570A (en) * 1990-03-30 1992-04-28 Applied Materials, Inc. Multistep sputtering process for forming aluminum layer over stepped semiconductor wafer
KR920010620A (ko) * 1990-11-30 1992-06-26 원본미기재 다층 상호접속선을 위한 알루미늄 적층 접점/통로 형성방법
JPH07109030B2 (ja) * 1991-02-12 1995-11-22 アプライド マテリアルズ インコーポレイテッド 半導体ウェーハ上にアルミニウム層をスパッタする方法

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4865712A (en) * 1984-05-17 1989-09-12 Varian Associates, Inc. Apparatus for manufacturing planarized aluminum films
US4816126A (en) * 1985-05-13 1989-03-28 Nippon Telegraph And Telephone Corporation Method for forming a planarized thin film
US4970176A (en) * 1989-09-29 1990-11-13 Motorola, Inc. Multiple step metallization process

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0694086A4 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0741407A3 (en) * 1995-05-05 1998-04-15 Applied Materials, Inc. Process for filling openings in insulating layers and integrated circuit having such insulating layers
US5847461A (en) * 1995-05-05 1998-12-08 Applied Materials, Inc. Integrated circuit structure having contact openings and vias filled by self-extrusion of overlying metal layer

Also Published As

Publication number Publication date
KR100308467B1 (ko) 2001-11-30
KR960702014A (ko) 1996-03-28
DE69428113D1 (de) 2001-10-04
EP0694086A1 (en) 1996-01-31
AU6525294A (en) 1994-11-08
US5360524A (en) 1994-11-01
CA2159648A1 (en) 1994-10-27
EP0694086A4 (en) 1998-03-04
TW272305B (enExample) 1996-03-11
JP3400454B2 (ja) 2003-04-28
EP0694086B1 (en) 2001-08-29
JPH08509101A (ja) 1996-09-24
DE69428113T2 (de) 2002-01-24

Similar Documents

Publication Publication Date Title
EP0694086B1 (en) Method for planarization of submicron vias and the manufacture of semiconductor integrated circuits
KR100291284B1 (ko) 알루미늄금속층배선방법
US6090701A (en) Method for production of semiconductor device
US5371042A (en) Method of filling contacts in semiconductor devices
US5063175A (en) Method for manufacturing a planar electrical interconnection utilizing isotropic deposition of conductive material
HK167395A (en) Integrated semiconductor circuit with at least two planes made of aluminium or aluminium compound and method of manufacturing the same
US5847461A (en) Integrated circuit structure having contact openings and vias filled by self-extrusion of overlying metal layer
EP0478871B1 (en) Formation of contact plugs by blanket CVD deposition and etchback
EP0954015B1 (en) High throughput Al-Cu thin film sputtering process on small contact via
US6200895B1 (en) Method of forming an electrical connection
US20020020922A1 (en) Ohmic contact plug having an improved crack free TiN barrier metal in a contact hole and method of forming the same
US5747879A (en) Interface between titanium and aluminum-alloy in metal stack for integrated circuit
WO1998028783A1 (en) Method of nucleation used in semiconductor devices
EP0740336A2 (en) Method for fabricating semiconductor device having buried contact structure
JP4799715B2 (ja) 多層メタリゼーション用低温アルミニウムリフロー
US5702983A (en) Method for manufacturing a semiconductor device with a metallic interconnection layer
US6617231B1 (en) Method for forming a metal extrusion free via
US6200894B1 (en) Method for enhancing aluminum interconnect properties
KR100213447B1 (ko) 반도체 소자의 금속 배선 형성방법
US6982226B1 (en) Method of fabricating a contact with a post contact plug anneal
JP2001524754A (ja) Cvdアルミニウム及びpvdアルミニウム集積を用いた新しいホール充填技術
JP2586292B2 (ja) 半導体装置の製造方法
TW478097B (en) Manufacture method of barrier layer with sandwich structure
Depinto et al. Effects of aluminum sputtering process parameters on via step coverage in micro-electronic device manufacturing
JPH05160083A (ja) 絶縁膜の平坦化方法

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AT AU BB BG BR BY CA CH CN CZ DE DK ES FI GB GE HU JP KG KP KR KZ LK LU LV MD MG MN MW NL NO NZ PL PT RO RU SD SE SI SK TJ TT UA UZ VN

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2159648

Country of ref document: CA

WWE Wipo information: entry into national phase

Ref document number: 1994912876

Country of ref document: EP

122 Ep: pct application non-entry in european phase
122 Ep: pct application non-entry in european phase
WWP Wipo information: published in national office

Ref document number: 1994912876

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWG Wipo information: grant in national office

Ref document number: 1994912876

Country of ref document: EP