WO1982000072A1 - Analog-to-digital converter - Google Patents

Analog-to-digital converter Download PDF

Info

Publication number
WO1982000072A1
WO1982000072A1 PCT/SU1980/000112 SU8000112W WO8200072A1 WO 1982000072 A1 WO1982000072 A1 WO 1982000072A1 SU 8000112 W SU8000112 W SU 8000112W WO 8200072 A1 WO8200072 A1 WO 8200072A1
Authority
WO
WIPO (PCT)
Prior art keywords
blοκa
unit
κοda
ποdκlyuchen
input
Prior art date
Application number
PCT/SU1980/000112
Other languages
English (en)
French (fr)
Russian (ru)
Inventor
Politekhnichesky Inst Vinnitsky
Original Assignee
Azarov A
Stakhov A
Luzhetsky V
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Azarov A, Stakhov A, Luzhetsky V filed Critical Azarov A
Priority to PCT/SU1980/000112 priority Critical patent/WO1982000072A1/en
Priority to GB8204360A priority patent/GB2091507B/en
Priority to DE803050456T priority patent/DE3050456T1/de
Priority to JP55501579A priority patent/JPS6352806B2/ja
Publication of WO1982000072A1 publication Critical patent/WO1982000072A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/10Calibration or testing
    • H03M1/1071Measuring or testing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/14Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
    • H03M1/144Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit the steps being performed sequentially in a single stage, i.e. recirculation type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/36Analogue value compared with reference values simultaneously only, i.e. parallel type
    • H03M1/361Analogue value compared with reference values simultaneously only, i.e. parallel type having a separate comparator and reference value for each quantisation level, i.e. full flash converter type

Definitions

  • an analog-to-digital converter is known / to Z. and d ⁇ .
  • the digital converter with a cyclical refinement of the result, - "Products and power supplies", 1979, 2, str.96-97 /, which is / is and a large block of comparison.
  • the processor, the known converter contains a parallel converter, the analog switch, the total, the installation and the unit.
  • the output of the analogue circuit breaker is connected to the input unit, and its first output is the result of a multiplayer connection.
  • the amount is connected to the entrance of the register and is
  • ⁇ G. ⁇ - 2. the output of an analogue-digital converter.
  • ⁇ ⁇ -th circuit involves / 1 - 1 / amplifiers, / 1 - 1 / digital-to-analog converters, I-channel analogue to the circuit-breaker and free-circuit-to-do-it-yourself
  • ⁇ ⁇ e ⁇ v ⁇ m tsi ⁇ le anal ⁇ g ⁇ vaya value s ⁇ v ⁇ da due ves ⁇ n ⁇ g ⁇ ⁇ e ⁇ b ⁇ az ⁇ va ⁇ elya ⁇ dae ⁇ sya on ⁇ e ⁇ vy v ⁇ d analogous l ⁇ g ⁇ v ⁇ g ⁇ ⁇ mmu ⁇ a ⁇ a, ⁇ y ⁇ d deys ⁇ viem yuscheg ⁇ signal u ⁇ avlya-, ⁇ s ⁇ u ⁇ ayuscheg ⁇ of bl ⁇ a u ⁇ avleniya, ⁇ e- ⁇ edae ⁇ it on v ⁇ d mn ⁇ g ⁇ g ⁇ v ⁇ g ⁇ bl ⁇ a s ⁇ avneniya.
  • This unit converts the input analogue value into a parallel unit cd, which is directly connected to the converter for a separate converter
  • the received code is added to the total amount.
  • the result of the summation is transferred to the registry.
  • the variety of analogue quantities that pass through the inputs of the amplifier is amplified and fed into the second input of the circuit. Further, the conversion process occurs in a similar fashion.
  • the processor is equipped with a sophisticated processor. ⁇ me ⁇ g ⁇ , e ⁇ ⁇ e ⁇ b ⁇ a- z ⁇ va ⁇ el imee ⁇ niz ⁇ uyu nadezhn ⁇ s ⁇ not ⁇ zv ⁇ lyayuschuyu ⁇ - lucha ⁇ is ⁇ inn ⁇ e value tsi ⁇ v ⁇ g ⁇ e ⁇ vivalen ⁇ a v ⁇ d- n ⁇ y anal ⁇ g ⁇ v ⁇ y value ⁇ i neis ⁇ avn ⁇ s ⁇ i ⁇ ya would ⁇ d- n ⁇ g ⁇ of ⁇ az ⁇ yad ⁇ v tsi ⁇ -anal ⁇ g ⁇ v ⁇ g ⁇ ⁇ e ⁇ b ⁇ az ⁇ va ⁇ elya. .
  • the basic task of the invention is the creation of such an analogue-digital converter, in addition to the non-payment 5 of the same number in the p-boxes, it would be possible to remove its metabolic control and increase reliability.
  • P ⁇ s ⁇ avlennaya task ⁇ eshae ⁇ sya ⁇ em, ch ⁇ anal ⁇ g ⁇ - 10 -tsi ⁇ v ⁇ y ⁇ e ⁇ b ⁇ az ⁇ va ⁇ el, s ⁇ de ⁇ zhaschy / ⁇ - ⁇ / usili ⁇ e- lei vy ⁇ d ⁇ azhd ⁇ g ⁇ of ⁇ y ⁇ ⁇ d ⁇ lyuchen ⁇ s ⁇ ve ⁇ s ⁇ - vuyuschemu v ⁇ du, s ⁇ v ⁇ g ⁇ ⁇ -th, anal ⁇ g ⁇ v ⁇ g ⁇ ⁇ mmu- ⁇ a ⁇ a, vy ⁇ d ⁇ g ⁇ ⁇ d ⁇ lyuchen ⁇ v ⁇ du mn ⁇ g ⁇ - g ⁇ v ⁇ g ⁇ bl ⁇ a s ⁇ avneniya, ⁇ ichem v ⁇ d / I + ⁇ / -g ⁇ usi- 15 li ⁇ elya ⁇ ds ⁇ edin
  • the optional output of unit 4 is connected to the multi-input of the optional 5 accessory, which is equipped with a ⁇ y ⁇ d ⁇ e ⁇ b ⁇ az ⁇ va ⁇ elya 5 ⁇ d ⁇ lyuchen ⁇ tsi ⁇ v ⁇ mu ⁇ mmu- ⁇ a ⁇ u 6, ⁇ - ⁇ az ⁇ yadny vy ⁇ d ⁇ g ⁇ ⁇ d ⁇ lyuchen ⁇ ⁇ e- ve ⁇ sivn ⁇ mu sche ⁇ chi ⁇ u 7 and 8.
  • a preferred version of unit 10 is a special device for operating with a minimum size / cm. Description of the Patent Office 1543302 /.
  • the output of unit 10 is connected to a digital analogue II, which is connected to the direct input of the amplifier 2. Otherwise, the multiple output of unit 10 is also connected to the first input of unit 12 of the division of the species of separation. Block 12 makes it possible to divide the view of the block by block 10.
  • the large input of unit 12 is connected to the register 13.
  • Unit 13 is used to store non-identifiable items.
  • the output of register 1.3 is connected to block 9, which is directly connected to the output of the digital signal of the comparison of the signal amplitude, which is intended for the comparison of the output signal - 6 -
  • the inlet of the circuit 14 is connected to a multiple of the outlet of the counting 7, which is the result of a negative output. 5
  • the analogue inputs of the analogue circuit 3, the large unit 4 of the comparison and the register 13 are mutually disaggregated by the rule of 18. Otherwise, the second one introduces the input of block 9 of the code analysis, and also
  • block 12 contains a logical scheme.
  • the proposed analog-to-digital converter operates in two modes: the direct-to-analog mode is in digital and non-volatile mode.
  • Each of the cycles of the category is divided into categories. ⁇ I th tsi ⁇ le uchas ⁇ vuyu ⁇ I -I usili ⁇ eley 2-tsi ⁇ anal ⁇ - g ⁇ vy ⁇ e ⁇ b ⁇ az ⁇ va ⁇ el II, I th ⁇ anal anal ⁇ g ⁇ v ⁇ g ⁇ ⁇ mmu ⁇ a ⁇ a 3, I th ⁇ anal tsi ⁇ v ⁇ g ⁇ ⁇ mmu ⁇ a ⁇ a 6 and ⁇ s ⁇ alnye nodes ⁇ isyvaem ⁇ g ⁇ ⁇ e ⁇ b ⁇ az ⁇ va ⁇ elya, ⁇ me bl ⁇ a s ⁇ emy 9 and 14. ⁇ In the mode of metrological control, all nodes are involved.
  • the attempt is to replace the zero in the £th and the units in the /- Economics / -m and / 1 - ⁇ - civil / -th order and their derivation and mean ⁇ ⁇ ⁇
  • the mode of the direct conversion of the input to the analogue value in the process is carried out by the following process.
  • This unit 4 converts the input analogue value into the parallel code, which is converted into the consequent one.
  • - 9 uni ⁇ a ⁇ ny ⁇ d ⁇ e ⁇ b ⁇ az ⁇ va ⁇ elem 5.
  • the process of the process begins with the operation of the equipment according to its metrological specifications / ⁇ + 2 / -th 35 discharge of the analogue circuit. It is hereby suggested that ⁇ + ⁇ junior discharges are common.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Transmission Systems Not Characterized By The Medium Used For Transmission (AREA)
  • Nitrogen And Oxygen Or Sulfur-Condensed Heterocyclic Ring Systems (AREA)
PCT/SU1980/000112 1980-06-26 1980-06-26 Analog-to-digital converter WO1982000072A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
PCT/SU1980/000112 WO1982000072A1 (en) 1980-06-26 1980-06-26 Analog-to-digital converter
GB8204360A GB2091507B (en) 1980-06-26 1980-06-26 Analog-to-digital converter
DE803050456T DE3050456T1 (de) 1980-06-26 1980-06-26 Analog-to-digital converter
JP55501579A JPS6352806B2 (enrdf_load_stackoverflow) 1980-06-26 1980-06-26

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
WOSU80/00112800626 1980-06-26
PCT/SU1980/000112 WO1982000072A1 (en) 1980-06-26 1980-06-26 Analog-to-digital converter

Publications (1)

Publication Number Publication Date
WO1982000072A1 true WO1982000072A1 (en) 1982-01-07

Family

ID=21616634

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/SU1980/000112 WO1982000072A1 (en) 1980-06-26 1980-06-26 Analog-to-digital converter

Country Status (4)

Country Link
JP (1) JPS6352806B2 (enrdf_load_stackoverflow)
DE (1) DE3050456T1 (enrdf_load_stackoverflow)
GB (1) GB2091507B (enrdf_load_stackoverflow)
WO (1) WO1982000072A1 (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4477313A (en) * 1981-12-03 1984-10-16 Aktiebolaget Karlstads Mekaniska Werkstad Method and apparatus for producing a multilayer paper web

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1367515A (en) * 1970-10-29 1974-09-18 Rech Et Const Electroniques So Sample amplifiers having automatic regulation of the amplification factor by discrete values
US4161725A (en) * 1977-11-09 1979-07-17 Stakhov Alexei P Analog-Fibonacci p-code converter
SU758510A1 (ru) * 1978-06-07 1980-08-23 Винницкий политехнический институт Аналого-цифровой преобразователь

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SU662941A1 (ru) * 1976-07-19 1979-05-15 Таганрогский радиотехнический институт им. В.Д.Калмыкова Устройство дл умножени целых чисел
DE2848911C2 (de) * 1978-11-10 1987-04-02 Vinnickij politechničeskij institut, Vinnica Digital/Analog-Wandler für gewichtete digitale Kodes

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1367515A (en) * 1970-10-29 1974-09-18 Rech Et Const Electroniques So Sample amplifiers having automatic regulation of the amplification factor by discrete values
US4161725A (en) * 1977-11-09 1979-07-17 Stakhov Alexei P Analog-Fibonacci p-code converter
SU758510A1 (ru) * 1978-06-07 1980-08-23 Винницкий политехнический институт Аналого-цифровой преобразователь

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4477313A (en) * 1981-12-03 1984-10-16 Aktiebolaget Karlstads Mekaniska Werkstad Method and apparatus for producing a multilayer paper web

Also Published As

Publication number Publication date
GB2091507B (en) 1983-11-30
DE3050456T1 (de) 1982-08-12
JPS57500856A (enrdf_load_stackoverflow) 1982-05-13
JPS6352806B2 (enrdf_load_stackoverflow) 1988-10-20
DE3050456C2 (enrdf_load_stackoverflow) 1988-02-04
GB2091507A (en) 1982-07-28

Similar Documents

Publication Publication Date Title
TW198776B (enrdf_load_stackoverflow)
US5055846A (en) Method for tone avoidance in delta-sigma converters
US4020485A (en) Non-linear digital-to-analog converter for servo circuit
US5650951A (en) Programmable data acquisition system with a microprocessor for correcting magnitude and phase of quantized signals while providing a substantially linear phase response
CN110286878B (zh) Mcu随机间隔转换电桥电压的真随机数产生器及产生方法
US3311910A (en) Electronic quantizer
WO1982000072A1 (en) Analog-to-digital converter
AU2009332843A1 (en) Device for quantifying and locating a light signal modulated at a predetermined frequency
CN215725998U (zh) 新型机械式多圈绝对值编码器
US3603971A (en) Apparatus for converting between digital and analog information
US3166744A (en) Digital readout device with binary to decimal conversion
US20020190788A1 (en) Method and apparatus for exponential gain variations with a linearly varying input code
US2515630A (en) chang
JP2833885B2 (ja) Pn符号生成回路
Mal et al. Analog sampled data architecture for discrete Hartley transform
SU1751749A1 (ru) Устройство дл подсчета количества единиц в двоичном числе
US3716784A (en) Data handling arrangements
SU1156099A1 (ru) Функциональный преобразователь
WO1981003590A1 (fr) Convertisseur de code p en valeurs analogiques
SU1704286A1 (ru) Устройство автоматического анализа и выбора частот св зи
SU864548A1 (ru) Цифроаналоговый преобразователь
SU955164A1 (ru) Передающее устройство адаптивной телеизмерительной системы
SU641441A1 (ru) Устройство дл преобразовани двоичного кода в двоично-дес тичный
SU1048475A1 (ru) Сигнатурный анализатор
RU2214039C2 (ru) Устройство для моделирования сигналов сложной формы на основе функций каждана

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): DE GB JP US

Kind code of ref document: A1

Designated state(s): DE GB JP US

RET De translation (de og part 6b)

Ref document number: 3050456

Country of ref document: DE

Date of ref document: 19820812

WWE Wipo information: entry into national phase

Ref document number: 3050456

Country of ref document: DE