US20080217645A1 - Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures - Google Patents
Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures Download PDFInfo
- Publication number
- US20080217645A1 US20080217645A1 US11/716,319 US71631907A US2008217645A1 US 20080217645 A1 US20080217645 A1 US 20080217645A1 US 71631907 A US71631907 A US 71631907A US 2008217645 A1 US2008217645 A1 US 2008217645A1
- Authority
- US
- United States
- Prior art keywords
- layer
- nitride
- interlayer
- semiconductor material
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 150000004767 nitrides Chemical class 0.000 title claims abstract description 271
- 239000011229 interlayer Substances 0.000 title claims abstract description 218
- 239000004065 semiconductor Substances 0.000 title claims abstract description 157
- 238000000034 method Methods 0.000 title claims description 59
- 239000010410 layer Substances 0.000 claims abstract description 408
- 239000000463 material Substances 0.000 claims abstract description 137
- 239000000758 substrate Substances 0.000 claims abstract description 113
- 230000006911 nucleation Effects 0.000 claims abstract description 65
- 238000010899 nucleation Methods 0.000 claims abstract description 65
- 229910052782 aluminium Inorganic materials 0.000 claims abstract description 25
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims abstract description 25
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 claims abstract description 19
- 229910052733 gallium Inorganic materials 0.000 claims abstract description 19
- 239000002019 doping agent Substances 0.000 claims abstract description 14
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 65
- 229910052710 silicon Inorganic materials 0.000 claims description 65
- 239000010703 silicon Substances 0.000 claims description 64
- 239000000203 mixture Substances 0.000 claims description 48
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 claims description 18
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 claims description 6
- 229910007264 Si2H6 Inorganic materials 0.000 claims description 3
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 3
- 229910003676 SiBr4 Inorganic materials 0.000 claims description 3
- 229910003910 SiCl4 Inorganic materials 0.000 claims description 3
- 238000004140 cleaning Methods 0.000 claims description 3
- 239000011248 coating agent Substances 0.000 claims description 3
- 238000000576 coating method Methods 0.000 claims description 3
- PZPGRFITIJYNEJ-UHFFFAOYSA-N disilane Chemical compound [SiH3][SiH3] PZPGRFITIJYNEJ-UHFFFAOYSA-N 0.000 claims description 3
- 238000010438 heat treatment Methods 0.000 claims description 3
- AIFMYMZGQVTROK-UHFFFAOYSA-N silicon tetrabromide Chemical compound Br[Si](Br)(Br)Br AIFMYMZGQVTROK-UHFFFAOYSA-N 0.000 claims description 3
- FDNAPBUWERUEDA-UHFFFAOYSA-N silicon tetrachloride Chemical compound Cl[Si](Cl)(Cl)Cl FDNAPBUWERUEDA-UHFFFAOYSA-N 0.000 claims description 3
- 239000007787 solid Substances 0.000 claims description 3
- 238000011144 upstream manufacturing Methods 0.000 claims description 3
- 229910002601 GaN Inorganic materials 0.000 description 50
- 235000012431 wafers Nutrition 0.000 description 30
- 238000005336 cracking Methods 0.000 description 17
- 229910000077 silane Inorganic materials 0.000 description 17
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 16
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 16
- 239000007789 gas Substances 0.000 description 15
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 14
- 229910010271 silicon carbide Inorganic materials 0.000 description 14
- 239000013078 crystal Substances 0.000 description 12
- 229910002704 AlGaN Inorganic materials 0.000 description 11
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 10
- 230000007547 defect Effects 0.000 description 9
- 230000000694 effects Effects 0.000 description 9
- 230000000873 masking effect Effects 0.000 description 8
- 229910052757 nitrogen Inorganic materials 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 7
- 229910052681 coesite Inorganic materials 0.000 description 7
- 229910052906 cristobalite Inorganic materials 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 229910052594 sapphire Inorganic materials 0.000 description 7
- 239000010980 sapphire Substances 0.000 description 7
- 239000000377 silicon dioxide Substances 0.000 description 7
- 229910052682 stishovite Inorganic materials 0.000 description 7
- 229910052905 tridymite Inorganic materials 0.000 description 7
- 230000007423 decrease Effects 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 6
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 5
- 229910052796 boron Inorganic materials 0.000 description 5
- 238000004630 atomic force microscopy Methods 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 3
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000001257 hydrogen Substances 0.000 description 3
- 229910052739 hydrogen Inorganic materials 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 238000002203 pretreatment Methods 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- KLZUFWVZNOTSEM-UHFFFAOYSA-K Aluminium flouride Chemical compound F[Al](F)F KLZUFWVZNOTSEM-UHFFFAOYSA-K 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 239000012159 carrier gas Substances 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000003795 desorption Methods 0.000 description 2
- 238000011066 ex-situ storage Methods 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 239000003607 modifier Substances 0.000 description 2
- JLTRXTDYQLMHGR-UHFFFAOYSA-N trimethylaluminium Chemical compound C[Al](C)C JLTRXTDYQLMHGR-UHFFFAOYSA-N 0.000 description 2
- 229910017083 AlN Inorganic materials 0.000 description 1
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- XOJVVFBFDXDTEG-UHFFFAOYSA-N Norphytane Natural products CC(C)CCCC(C)CCCC(C)CCCC(C)C XOJVVFBFDXDTEG-UHFFFAOYSA-N 0.000 description 1
- 208000012868 Overgrowth Diseases 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 238000002441 X-ray diffraction Methods 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 238000005275 alloying Methods 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- RNQKDQAVIXDKAG-UHFFFAOYSA-N aluminum gallium Chemical compound [Al].[Ga] RNQKDQAVIXDKAG-UHFFFAOYSA-N 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 230000002547 anomalous effect Effects 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 238000000354 decomposition reaction Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 238000002050 diffraction method Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000007788 roughening Methods 0.000 description 1
- 230000007847 structural defect Effects 0.000 description 1
- 239000004094 surface-active agent Substances 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/15—Structures with periodic or quasi periodic potential variation, e.g. multiple quantum wells, superlattices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02455—Group 13/15 materials
- H01L21/02458—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02658—Pretreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/02505—Layer structure consisting of more than two layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/02505—Layer structure consisting of more than two layers
- H01L21/02507—Alternating layers, e.g. superlattice
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/0251—Graded layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
- H01L21/0254—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
- H01L21/02639—Preparation of substrate for selective deposition
- H01L21/02642—Mask materials other than SiO2 or SiN
Definitions
- the present invention relates to semiconductor structures and in particular relates to nitride semiconductor structures and related methods.
- semiconductor materials may be used that are lattice mismatched with a substrate or underlying layer.
- GaN is conventionally fabricated on a sapphire substrate, a silicon substrate or a silicon carbide substrate.
- the unstrained lattice constant of GaN is 3.19 whereas the unstrained lattice constant of sapphire is 4.76 and silicon carbide is 3.07.
- the GaN layers grown on the substrate may be strained. If such is the case and if the level of strain exceeds a certain threshold, the GaN layers may crack, which may render the material unacceptable for use in a semiconductor device.
- Process temperatures used in the fabrication of semiconductor materials and devices may be extreme. For example, some epitaxial growth processes may be performed at temperatures in excess of 1000° C., while device annealing temperatures may be even higher. Thus, the difference between, process temperatures and room temperature may be as much as 1000° C. or more.
- strain in a semiconductor structure may be detrimental for a number of other reasons.
- strain may cause a wafer to bow. Wafer bow during epitaxial growth may result in uneven growth of epitaxial layers on a substrate, which may reduce useful device yields. Furthermore, wafer bow may complicate semiconductor manufacturing processes such as planarization and/or dicing.
- a semiconductor structure includes a substrate, a nucleation layer on the substrate, a compositionally graded layer on the nucleation layer, and a layer of a nitride semiconductor material on the compositionally graded layer.
- the layer of nitride semiconductor material includes a plurality of substantially relaxed nitride interlayers spaced apart within the layer of nitride semiconductor material.
- the substantially relaxed nitride interlayers include aluminum and gallium and are conductively doped with an n-type dopant, and the layer of nitride semiconductor material including the plurality of nitride interlayers has a total a thickness of at least about 2.0 ⁇ m.
- the nitride interlayers may have a first lattice constant and the nitride semiconductor material may have a second lattice constant, such that the layer of nitride semiconductor material is more tensile strained on one side of one of the plurality of nitride interlayers than on an opposite side of the one of the plurality of nitride interlayers.
- the layer of nitride semiconductor material may have a total thickness of about 2.0 ⁇ m to about 8.0 ⁇ m, and in some embodiments may be substantially crack free.
- the compositionally graded layer may have a material composition at an interface with the layer of nitride semiconductor material that is substantially the same as the material composition of the layer of nitride semiconductor material.
- compositionally graded layer may have a material composition at an interface with the nucleation layer that is substantially the same as the material composition of the nucleation layer.
- the compositionally graded layer may have a material composition at an interface with the nucleation layer that is different from the composition of the nucleation layer.
- the nucleation layer may include AlN
- the compositionally graded layer may have a material composition at the interface with the nucleation layer of Al x Ga 1-x N, 0 ⁇ x ⁇ 1.
- x is greater than about 0.25 and less than or equal to 1.
- x is about 0.7 or more and less than or equal to 1.
- x is about 0.75.
- the semiconductor structure may further include a discontinuous mask layer directly on one of the substantially relaxed nitride interlayers.
- the discontinuous mask layer may include SiN, BN and/or MgN.
- the layer of the nitride semiconductor material may have a first dislocation density below the interlayer and may have a second dislocation density lower than the first dislocation density above the interlayer.
- the semiconductor structure may further include a second discontinuous mask layer beneath the first nitride interlayer.
- the nitride interlayer may be doped with an n-type dopant such as silicon at a concentration of about 1 ⁇ 10 19 cm ⁇ 3 to about 1 ⁇ 10 21 cm ⁇ 3 .
- At least one of the nitride interlayers may include a plurality of discrete portions therein.
- the discrete portions may have a material composition that is different than a material composition of the at least one nitride interlayer.
- the at least one nitride interlayer may have a first bandgap and the discrete portions may have a second bandgap that is lower than the first bandgap.
- One of the plurality of nitride interlayers may have a material composition and/or doping concentration that is different from the material composition and/or doping concentration of another of the plurality of nitride interlayers.
- the doping of the plurality of nitride interlayers is increased as the distance from the substrate is increased.
- a gallium concentration of the plurality of nitride interlayers may be increased as the distance from the substrate is increased.
- the nitride semiconductor material may have a first coefficient of thermal expansion and the substrate may have a second coefficient of thermal expansion that is less than the first coefficient of thermal expansion such that the second layer of the nitride semiconductor material tends to be more tensile strained at room temperature than at an elevated growth temperature.
- the layer of nitride semiconductor material may be more relaxed at room temperature than at a growth temperature of the layer of nitride semiconductor material.
- the layer of nitride semiconductor material may be substantially unstrained at room temperature.
- the wafer may have a lower bow at a temperature of about 700 to 800° C. than at a growth temperature of the nitride layer.
- a semiconductor structure includes a layer of a nitride semiconductor that includes a plurality of substantially relaxed nitride interlayers spaced apart within the layer of nitride semiconductor material.
- the substantially relaxed nitride interlayers include aluminum and gallium and are conductively doped with an n-type dopant, and the layer of nitride semiconductor material including the plurality of nitride interlayers has a total a thickness of at least about 2.0 ⁇ m.
- the layer of nitride semiconductor material may have a total a thickness about 2.0 ⁇ m to about 8.0 ⁇ m, and/or in some embodiments may be substantially crack free.
- Methods of forming a semiconductor structure include forming a nucleation layer on a substrate, forming a compositionally graded layer on the nucleation layer, and forming a first layer of a nitride semiconductor material on the compositionally graded layer.
- the compositionally graded layer has a material composition at an interface with the first layer of nitride semiconductor material that is substantially the same as the material composition of the first layer of nitride semiconductor material.
- the methods further include forming a substantially unstrained nitride interlayer on the first layer of nitride semiconductor material.
- the substantially unstrained nitride interlayer has a first lattice constant, and the nitride interlayer may include aluminum and boron and may be conductively doped with an n-type dopant.
- the methods further include forming a second layer of the nitride semiconductor material.
- the first layer of nitride semiconductor material, the nitride interlayer, and the second layer of nitride semiconductor material may have a combined thickness of at least about 0.5 ⁇ m.
- the nitride semiconductor material may have a second lattice constant such that the first layer of nitride semiconductor material is less tensile strained on one side of the substantially unstrained nitride interlayer than the second layer of nitride semiconductor material is on the other side of the substantially unstrained nitride interlayer.
- the second layer of the nitride semiconductor material may be formed to be compressively strained on one side of the substantially unstrained nitride interlayer and the first layer of the nitride semiconductor material may be formed to be tensile strained on the other side of the substantially unstrained nitride interlayer.
- the methods may further include forming a discontinuous mask layer directly on the substantially unstrained nitride interlayer before forming the second layer of the nitride semiconductor material.
- Methods of forming a semiconductor structure include heating a silicon substrate in a reactor chamber including H 2 , providing a silicon-containing gas in the reactor chamber, and thereafter forming a nucleation layer on the substrate.
- the nucleation layer may include AlN.
- the methods may further include cleaning the substrate with hydrofluoric acid and/or a buffered oxide etch solution before flowing the silicon containing gas across the substrate.
- Forming the nucleation layer may include forming the nucleation layer at a temperature of about 1000° C. to about 1100° C.
- the silicon-containing gas may include SiH 4 , Si 2 H 6 , SiCl 4 , SiBr 4 , and/or Si 3 N 4 .
- Providing the silicon-containing gas may include flowing the silicon-containing gas across the substrate at a temperature of about 1000° C. and a pressure of about 0.2 atmospheres.
- the silicon-containing gas may be generated from a silicon source including a coating of one or more parts of the reactor, or solid silicon placed upstream from the substrate in the reactor. In some, embodiments, a ratio of the silicon-containing gas to H 2 is about 10-7:1.
- FIG. 1 is a side cross-sectional view of a semiconductor structure according to embodiments of the invention.
- FIG. 1A is a graph of aluminum concentration versus thickness for a graded layer according to embodiments of the invention.
- FIG. 2 is a side cross-sectional view of a semiconductor structure according to further embodiments of the invention.
- FIG. 3 is a side cross-sectional view of a semiconductor structure according to further embodiments of the invention.
- FIG. 4 is a side cross-sectional view of a semiconductor structure according to further embodiments of the invention.
- FIG. 5 is a graph of curvature and reflectance for a structure according to embodiments of the invention.
- FIGS. 6A and 6B are graphs of curvature and reflectance for structures according to embodiments of the invention.
- FIGS. 7A and 7B are photographs illustrating surface morphologies of nitride layers according to embodiments of the invention.
- FIGS. 8A and 8B are graphs of curvature and reflectance for structures according to embodiments of the invention.
- FIGS. 9A and 9B are graphs of curvature and reflectance for structures according to embodiments of the invention.
- FIGS. 10A , 10 B and 10 C are photographs illustrating surface morphology of nitride layers according to embodiments of the invention.
- Embodiments of the present invention can provide a relatively thick, high quality nitride semiconductor structure having a reduced average strain. Thick epitaxial layers of nitride semiconductor material may be particularly suitable for use in conjunction with substrate removal techniques to form substrateless semiconductor devices. Additionally, embodiments of the present invention may provide a nitride semiconductor structure that may be utilized in providing substrates and/or seed crystals for producing semiconductor substrates.
- the nitride semiconductor structure includes a semiconductor interlayer or layers that act to reduce a build-up of strain in the structure, so that the average strain of the structure is reduced at a desired temperature.
- the interlayer structure may be designed to minimize average strain in a structure at room temperature or at another important temperature such as the active layer growth temperature.
- Group III nitride refers to those semiconducting compounds formed between nitrogen and the elements in Group III of the periodic table, usually aluminum (Al), gallium (Ga), boron (B) and/or indium (In).
- Al aluminum
- Ga gallium
- B boron
- In indium
- the term also refers to ternary and quaternary compounds such as AlGaN and AlInGaN.
- the Group III elements can combine with nitrogen to form binary (e.g., GaN), ternary (e.g., AlGaN, AlInN), and quaternary (e.g., AlInGaN) compounds. These compounds all have empirical formulas in which one mole of nitrogen is combined with a total of one mole of the Group III elements. Accordingly, formulas such as Al x Ga 1-x N where 0 ⁇ x ⁇ 1 are often used to describe them.
- the semiconductor structure 10 A in certain embodiments of the present invention includes a substrate 12 that may include, for example, silicon, silicon carbide and/or sapphire.
- a nucleation layer 14 such as an aluminum nitride layer, is on the substrate 12 and provides a transition of crystal structure between the substrate and the remainder of the structure.
- Silicon carbide has a much closer crystal lattice match to Group III nitrides than does sapphire (Al 2 O 3 ), which is a very common substrate material for Group III nitride devices, or silicon. The closer lattice match may result in Group III nitride films of higher quality than those generally available on sapphire or silicon. Silicon carbide also has a very high thermal conductivity so that the total output power of Group III nitride devices on silicon carbide is, typically, not as limited by thermal dissipation of the substrate as in the case of the same devices formed on sapphire.
- silicon carbide substrates may provide for device isolation and reduced parasitic capacitance.
- a silicon substrate may be appropriate, since large diameter silicon wafers are commonly available and silicon may be easier to remove than silicon carbide or sapphire.
- embodiments of the present invention may utilize any suitable substrate, such as sapphire, aluminum nitride, aluminum gallium nitride, gallium nitride, GaAs, LGO, ZnO, LAO, InP and the like.
- suitable substrate such as sapphire, aluminum nitride, aluminum gallium nitride, gallium nitride, GaAs, LGO, ZnO, LAO, InP and the like.
- appropriate nucleation layers also may be formed on the substrate.
- SiC substrates suitable for use in embodiments of the present invention are manufactured by, for example, Cree, Inc., of Durham, N.C., the assignee of the present invention, and methods for producing SiC substrates are described, for example, in U.S. Pat. Nos. Re. 34,861; 4,946,547; 5,200,022; and 6,218,680, the contents of which are incorporated herein by reference in their entirety.
- techniques for epitaxial growth of Group III nitrides have been described in, for example, U.S. Pat. Nos. 5,210,051; 5,393,993; 5,523,589; and 5,292,501, the contents of which are also incorporated herein by reference in their entirety.
- the substrate may be a GaN-based substrate, for example, produced utilizing a epitaxial lateral overgrowth (ELOG) or a pendeo-epitaxial growth technique.
- ELOG epitaxial lateral overgrowth
- pendeo-epitaxial growth technique examples of such techniques are described in U.S. Pat. No. 6,051,849 entitled “GALLIUM NITRIDE SEMICONDUCTOR STRUCTURES INCLUDING A LATERAL GALLIUM NITRIDE LAYER THAT EXTENDS FROM AN UNDERLYING GALLIUM NITRIDE LAYER,” U.S. patent application Ser. No. 09/525,721, entitled “GALLIUM NITRIDE SEMICONDUCTOR STRUCTURES INCLUDING LATERALLY OFFSET PATTERNED LAYERS” filed Feb.
- strain compensation techniques as described in U.S. Pat. No. 6,841,001 entitled “STRAIN COMPENSATED SEMICONDUCTOR STRUCTURES AND METHODS OF FABRICATING STRAIN COMPENSATED SEMICONDUCTOR STRUCTURES”, the disclosure of which is incorporated herein as if set forth in its entirety, may be used in conjunction with some embodiments of the invention.
- some embodiments of the invention may employ silicon substrates.
- the substrate may be initially heated in an atmosphere of hydrogen and silane (SiH 4 ), or another reactive silicon source, that may both prevent/discourage the formation of SiN on the substrate and also remove any SiO 2 from the substrate.
- SiH 4 silane
- the presence of SiN and/or SiO 2 on the substrate may negatively affect the morphology of layers grown on the substrate, it is generally desirable to remove or prevent/discourage the formation of SiN and/or SiO 2 on the substrate.
- the reactive silicon supplied by the silane may consume any oxygen or nitrogen that may otherwise react with the silicon substrate during heat-up and desorption and form amorphous/polycrystalline SiO 2 and/or SiN.
- the addition of a small silane flow may also prevent or slow etching/decomposition of the silicon substrate.
- a substantially pristine silicon substrate surface may thereby be preserved, allowing the growth of higher quality III-nitride materials thereon with less tensile (more compressive) strain than may otherwise be possible.
- the silane pre-treatment described above may increase yields and/or throughput of a manufacturing process by permitting some residual Group III-nitride deposition from previous runs, or a less pure environment. Moreover, the silane pre-treatment described above may enable the use of some quartz parts within the reactor chamber without adverse effects.
- Flowing silane over the silicon substrate may be contrasted with conventional silicon pre-treatment processes in which the silicon substrate is heated in a pure H 2 environment to remove residual SiO 2 from the substrate.
- hot H 2 gas may etch other oxygen or nitrogen containing compounds, such as SiO 2 parts and or residual nitride deposits from previous runs.
- the oxygen and/or nitrogen liberated by the H 2 gas may be transported to the substrate, where it may form new deposits.
- silicon atoms can be removed from the substrate by the H 2 gas, which may cause roughening of the silicon surface.
- an HF etch and/or a buffered oxide etch (BOE) may be used to remove residual SiO 2 from the substrate.
- a small amount of silane is flowed across the silicon substrate to achieve a vapor pressure about equal to the equilibrium vapor pressure over Si at the desorption temperature. For example, at a pressure of 0.2 atmospheres and a temperature of about 1000° C., a ratio of about 10 ⁇ 7 :1 SiH 4 to hydrogen carrier gas may be used. Flowing too much silane may result in silicon deposition and, consequently, a rougher surface of the deposited Group III-nitride epitaxial layer.
- Other sources of silicon such as Si 2 H 6 , SiCl 4 , SiBr 4 , Si 3 N 4 , a coating of the reactor parts, or solid silicon placed upstream may be used instead of or in addition to silane.
- an aluminum source gas such as trimethyl aluminum (TMA)
- TMA trimethyl aluminum
- the AlN layer may be grown, for example, at a relatively high growth temperature in the range of about 1000° C. to about 1100° C. If the nucleation layer is grown too hot, it may have a poor morphology.
- the resulting AlN layer on the silicon substrate may encapsulate the silicon substrate to reduce or prevent the reaction of the silicon in the substrate with nitrogen to form SiN in subsequent steps. While SiN may be deposited in subsequent processing steps, it may be formed through reaction of source gases, not by reaction with the silicon substrate.
- the AlN layer may also serve as the nucleation layer 14 , which provides a template for subsequent growth of nitride semiconductor materials.
- the nucleation layer may have a thickness of about 0.1 to about 0.6 ⁇ m.
- the nucleation layer 14 may include a plurality of sublayers.
- the semiconductor structure 10 includes a graded layer 20 on the nucleation layer 14 .
- the graded layer 20 may provide a transition from the crystal structure of the nucleation layer 14 to a different crystal structure.
- the nucleation layer may include aluminum nitride, it may be desirable to ultimately grow a layer of GaN on the structure.
- the graded layer 20 may provide a relatively smooth transition from AlN to GaN.
- the graded layer 20 may be graded from a composition including Al x Ga 1-x N at the interface with the nucleation layer 14 to GaN.
- the aluminum concentration in the graded layer 20 may be graded from 100% to 0%, as indicated by curve 501 .
- an InGaN growth temperature in the range of about 700° C. to about 800° C.
- the semi-insulating AlN nucleation layer 14 is deposited at high temperature (e.g. >1000° C.) on a silicon substrate.
- a semi-insulating Al x Ga 1-x N layer is deposited at high temperature (e.g. >1000° C.) on the AlN nucleation layer to provide a graded layer 20 .
- the growth conditions (such as temperature, pressure, V/III ratio, growth rate, thickness, etc.) may be adjusted to provide that the graded layer 20 is not coherently strained to the AlN layer 14 .
- the graded layer 20 will initially begin growth in a three-dimensional mode with a relatively low density of nuclei (e.g.
- X-ray diffraction crystallography may be used to determine the strained lattice constant of the resulting nitride layer 24 .
- the composition of the nitride layer 24 and/or the growth conditions may be adjusted so as to provide the desired strained in-plane lattice constant.
- the nitride layer 24 may start out compressively strained, since the a-plane lattice constant of GaN is larger than the a-plane lattice constant of AlN.
- the a-plane lattice constant refers to the lateral distance between atoms in the material for material grown in the (0001) direction.
- the nitride layer 24 is grown thicker, it may tend to become more tensile strained.
- one or more substantially relaxed interlayers 30 may be provided within the nitride layer 24 .
- the interlayers 30 have an unstrained lattice constant that is mismatched with the unstrained lattice constant of the nitride layer 24 .
- the interlayers 30 may have an unstrained lattice constant that is less than the unstrained lattice constant of the nitride layer 24 at the growth temperature.
- the relaxed interlayer 30 may act as a quasi-ideal substrate layer for subsequent epitaxial growth that resets the initial strain of nitride material grown thereon to be more compressive (less tensile) in nature. As the nitride layer 24 is grown to a large thickness (e.g.
- the material composition of the layer tends to become more tensile strained at the growth temperature.
- a cooler temperature such as, for example, room temperature or a cooler material growth temperature
- the difference in coefficient of thermal expansion (CTE) between the nitride layer 24 and the substrate 12 may tend to cause the nitride layer 24 to become even more tensile strained, which may ultimately lead to undesirable levels of wafer bow and/or cracking.
- the portion of the nitride layer 24 grown on the interlayer 30 may be, at least initially, more compressively strained than the portion of the nitride layer 24 immediately beneath the interlayer 30 .
- the average strain of the overall structure is made more compressive than would be the case in the absence of the interlayer 30 . Accordingly, when the structure 10 A is cooled to a lower temperature, the structure 10 may have a reduced level of tensile strain, which may reduce wafer bow and/or cracking.
- the interlayer 30 may be grown as a relaxed layer by selecting an appropriate material composition, thickness and growth temperature to cause the interlayer 30 not to be pseudomorphically strained to the underlying portion of the nitride layer 24 on which it is grown.
- the unstrained lattice constant of the interlayer 30 may be sufficiently mismatched with the lattice constant of the nitride layer 24 on which it is formed that the interlayer 30 may tend to crack when it reaches a certain thickness, such as a thickness of about 150 nm. Cracking of the interlayer 30 may release strain in the layer, causing it to become relaxed.
- the interlayer 30 may include a concentration of aluminum of about 50% or more.
- a growth temperature of about 700° C. to about 800° C. may contribute to relaxation of the interlayer 30 .
- the interlayer 30 need not be cracked in order to be relaxed, depending on the growth conditions used to form the interlayer 30 .
- the interlayer 30 could be formed as a relaxed layer with a high density of dislocation defects.
- the interlayer 30 or a portion thereof can be crystalline, polycrystalline, amorphous, highly disordered and/or a combination of these to provide a relaxed layer.
- the interlayer 30 may include a plurality of sublayers and/or may include one or more graded layers.
- the interlayer 30 may include one or more layers of InAlGaBN.
- SiN and/or MgN layers may be incorporated within the interlayer 30 . Small amounts of P or As may be substituted for N in some cases.
- Providing at least one interlayer 30 in the nitride layer 24 may improve the surface morphology of the structure 10 A. However, the surface morphology of the structure 10 A may worsen as more interlayers 30 are included.
- the interlayer 30 may include a plurality of InAlN:Si/GaN:Si pairs or InAlGaN:Si/GaN:Si pairs.
- Indium or other materials such as Sn with low incorporation ratios
- the interlayer(s) 30 may be alloyed with a material such as InN that has a large lattice mismatch to AlGaN. Such alloying may make the layers more compliant and/or may reduce stress in the layers.
- the semiconductor material of the interlayer(s) 30 has structural properties (e.g. similar crystal structure and orientation) similar to the semiconductor material(s) of the subsequently grown epitaxial layers, but has an unstrained lattice constant that is sufficiently mismatched with a lattice constant of the nitride layer 24 such that the portion of the nitride layer 24 formed on the interlayer(s) 30 will at least initially be under compressive strain.
- the interlayer(s) 30 may have an unstrained lattice constant at the growth temperature that is smaller than the unstrained lattice constant of the nitride layer 24 at the growth temperature.
- the interlayer(s) 30 may be grown as a substantially unstrained layer at a growth temperature of about 800° C., and strain may be induced in the interlayer(s) 30 when the structure cools from the growth temperature.
- the interlayer(s) 30 may comprise a Group III-nitride, such as AlGaN or AlInGaN. However, in other embodiments of the present invention, the interlayer(s) 30 may also include other semiconductor materials, such as SiGe, GaAs or the like. In certain embodiments of the present invention, the interlayer(s) 30 may be conductively doped with dopants, such as Si, Ge and/or Mg.
- the thickness of the interlayer(s) 30 may vary depending on the particular semiconductor structure. For example, the thickness of the interlayer(s) 30 may be from about 1 nm to about 1 ⁇ m for an AlGaN based interlayer.
- the interlayer(s) 30 should not be so thick as to cause cracking and/or substantial defect formation in the thicker layers around the interlayer(s) 30 .
- the interlayer(s) 30 may have a thickness that is large enough to be relaxed but not so large as to cause an undesirably large decrease in vertical conductivity through the structure. Accordingly, in some embodiments, the interlayer(s) 30 may have a thickness in the range of about 10 nm to about 20 nm. In particular embodiments, the interlayer(s) 30 may include AlN with a thickness of about 15 nm.
- the interlayer(s) 30 may include AlGaN with a substantially uniform aluminum concentration.
- the interlayer(s) 30 may be an Al x Ga 1-x N layer that is graded with composition x decreasing during the growth so that a concentration of aluminum decreases with increasing distance from the substrate. The change in composition may be linear, non-linear and/or step wise.
- the interlayer(s) 30 may be a short period super lattice of AlN and GaN or AlGaN and AlGaN.
- the interlayer(s) 30 may include boron (B).
- B boron
- the presence of boron in the interlayer(s) 30 may reduce the lattice constant of the interlayer(s) 30 .
- the concentration of boron in the interlayer(s) 30 may be kept below the concentration that would cause the interlayer to become polycrystalline.
- the interlayer(s) 30 may be grown, for example, by adjusting the composition, such as the Al composition, or growth conditions of the interlayer(s) 30 , such that the portion of the nitride layer 24 immediately above the interlayer(s) 30 is under compressive strain at growth temperature if the coefficient of thermal expansion (“CTE”) of the nitride layer 24 is greater than that of the substrate (e.g. GaN/SiC or GaN/Si) or under tensile strain at the growth temperature if the CTE of the nitride layer 24 is less than that of the substrate (e.g. GaN/Al 2 O 3 ) such that the nitride layer 24 may become more nearly relaxed at temperatures lower than the growth temperature.
- CTE coefficient of thermal expansion
- the temperature at which the nitride layer 24 is substantially unstrained may be chosen to be the substrate removal temperature, to facilitate removal of the nitride layer 24 from the substrate in a single piece.
- the temperature at which the nitride layer 24 is substantially unstrained could be chosen to be the bulk regrowth temperature which may facilitate use of the nitride layer 24 as a seed still attached to the original substrate.
- the temperature at which the nitride layer 24 is substantially unstrained could be chosen based on the device operating temperature.
- the temperature at which the nitride layer 24 is substantially unstrained could also be chosen based on an intermediate temperature such that strain never exceeds a critical value over all temperature ranges the structure will experience over its lifetime.
- the temperature at which the nitride layer 24 is substantially unstrained could also be chosen based on a process temperature at which an important process step occurs, such as epitaxial growth of an InGaN quantum well that may serve as an active layer of the ultimate device fabricated using the nitride layer 24 .
- nitride semiconductor materials are commonly used to form light emitting devices including thin (e.g. ⁇ 50 ⁇ ) InGaN quantum well layers that are typically formed at growth temperatures in the range of about 700° C. to about 800° C., which may be less than the typical growth temperature for GaN.
- the InGaN quantum well layer may be a critical feature of a light emitting device, since the quality and composition of the InGaN quantum well layer may strongly affect the brightness and/or the wavelength of light emitted by the LED. Wafer bow and/or warping may cause the thin InGaN layers to be formed unevenly on the wafer, which may reduce the usable yield of devices from a wafer. Accordingly, it may be desirable to customize the level of strain in the semiconductor structure 10 A such that the overall level of strain is reduced as much as practicable at the InGaN growth temperature, and/or so that the wafer has less bow at the InGaN growth temperature.
- the interlayer(s) 30 may be conductively doped, for example with Si and/or Ge dopants. In general, it may be desirable for the interlayer(s) to be conductive so as to facilitate vertical current conduction within the nitride layer 24 . Vertical conduction may be desirable for certain types of electronic devices, such as vertical light emitting diodes. In some cases, it may be desirable for the interlayer(s) to contribute less than about 0.1V to the total forward operating voltage of the resulting device. That is, it may be desirable for the interlayer(s) to have a resistance of less than about 5 ohms.
- the voltage drop of the interlayer(s) 30 is determined by the resistance (R) of the layer, which is a function of the resistivity ( ⁇ ) of the layer according to the following equation:
- A is the area of the interlayer(s) 30 and L is the thickness of the interlayer(s) 30 .
- the resistivity of the interlayer(s) 30 may be less than about 2000 ohm-cm.
- doping the interlayer(s) 30 with an n-type dopant such as silicon and/or germanium, may decrease the lattice constant of the interlayer(s), which may contribute to making the portion of the nitride layer 24 formed on the interlayer(s) 30 initially more compressively strained. Accordingly, it may be desirable to dope the interlayer(s) 30 with silicon at a concentration in the range of about 1 ⁇ 10 18 cm ⁇ 3 to about 1 ⁇ 10 21 cm ⁇ 3 . In order to obtain higher levels of electron density at the device operating temperature, it may be desirable for the interlayer(s) 30 to include in the range of about 10% to about 90% gallium.
- the interlayer(s) 30 may include discrete portions 30 A therein that may increase the conductivity of the interlayer(s) 30 .
- the discrete portions 30 A may include, for example, discontinuous islands (“dots”) of a material such as GaN and/or InGaN that has a lower bandgap than the bandgap of the material that forms the interlayer(s) 30 , and/or that may have a higher electron density than the material of the interlayer(s) 30 .
- discrete crystal portions for vertical conductivity is described in greater detail in U.S. Pat. No. 6,187,606 to Edmond et al.
- the discrete portions 30 A can be crystalline, polycrystalline, amorphous, highly disordered and/or a combination of these.
- the discrete portions 30 A may be present in an amount sufficient to increase the vertical conductivity of the interlayer 30 , but less than an amount that would detrimentally affect the strain-reducing effects of the interlayer(s) 30 and/or the crystal quality of the nitride layer 24 . In some embodiments, the discrete portions 30 A may be present in an amount of between about 0.1/ ⁇ m 2 and about 100/ ⁇ m 2 , and in some cases may be between about 40/ ⁇ m 2 and about 60/ ⁇ m 2 .
- the sizes of the discrete portions 30 A may be large enough to increase the vertical conductivity of the interlayer(s) 30 , but smaller than a size that would detrimentally affect the strain-reducing effects of the interlayer(s) 30 and/or the crystal quality of the nitride layer 24 .
- the discrete portions 30 A may be between 0.01 and 0.1 ⁇ m in diameter.
- the interlayer(s) 30 may be used as an etch stop layer, for example, for etch-removal of the substrate.
- an interlayer(s) 30 may be desirable for an interlayer(s) 30 to have an etch selectivity with respect to the nitride layer 24 in which it is formed.
- An Al-containing interlayer(s) 30 such as AlN, AlGaN, or AlInGaN may be used as an etch stop layer within a GaN or InGaN nitride layer 24 .
- AlF 3 may form and block further etching.
- FIG. 2 Further embodiments of the invention are illustrated in FIG. 2 , in which a semiconductor structure 10 B is shown.
- the semiconductor structure 10 B includes a substrate 12 , a nucleation layer 14 and a graded layer 20 as described above with reference to FIG. 1 .
- the semiconductor structure 10 B further includes a first nitride layer 34 on the graded layer 20 .
- the first nitride layer 34 may include GaN.
- the first nitride layer 34 when the first nitride layer 34 is grown, it may start out compressively strained, since the a-plane lattice constant of GaN is larger than the a-plane lattice constant of AlN. However, as the first nitride layer 34 is grown thicker, it may tend to become more tensile strained.
- a substantially unstrained interlayer 40 may be formed on the first nitride layer 34 .
- the interlayer 40 may be similar to the interlayer(s) 30 described above with respect to FIG. 1 .
- a first optional discontinuous masking layer 41 may be grown on the first nitride layer 34 .
- the first discontinuous masking layer 41 may include SiN, MgN, and/or BN, and be grown at a temperature of about 900° C.
- the first discontinuous masking layer 41 can be deposited in situ or ex situ, and over a temperature range of about 20° C. to about 1100° C. The temperature should be low enough to help control (and in particular slow) the growth rate and thus control the quality and thickness of the discontinuous layer 41 . Temperatures of about 700° C. may be used.
- a second optional discontinuous masking layer 42 may be formed on the interlayer 40 .
- the second discontinuous masking layer 42 may include SiN, MgN, and/or BN, and be grown at a temperature of about 900° C.
- the second discontinuous masking layer 42 can be deposited in situ or ex situ, and over a temperature range of about 20° C. to about 1100° C.
- a second nitride layer 44 is grown.
- the material of the second nitride layer 44 may first grow on the surface of the interlayer 40 , but not on the mask layer 42 .
- the nitride material may grow laterally across the mask layer portions. Because defects tend to propagate more easily vertically than horizontally, some defects in the growing nitride material may be blocked by the mask layer 42 , which may reduce the defect density of the second nitride layer 44 .
- the second nitride layer 44 may be grown initially at a temperature that encourages faster lateral growth and thus facilitates defect reduction.
- the growth of the second nitride layer 44 may be initiated at a temperature of about 1090° C. After the second nitride layer 44 has coalesced over the discontinuous mask layer portions, the growth temperature may be adjusted to encourage vertical growth.
- a structure 10 C including a thick nitride layer 70 is shown.
- a thick nitride layer 70 may be grown on a 1 mm thick, 3 inch diameter (111) silicon substrate 12 .
- the substrate 12 may be thicker for higher diameters.
- the substrate 12 may include a substrate formed by a float-zone (FZ) or a Czochralski (CZ) process.
- a 0.1 ⁇ m thick AlN nucleation layer 14 is provided on the substrate 12 , and a 1.7 ⁇ m thick graded layer 20 is formed on the nucleation layer 14 .
- the total thickness of the nucleation layer 14 and the graded layer 20 may be maintained greater than about 1 ⁇ m to reduce the occurrence of “volcanoes” which refers to regions where perforations in the III-Nitride layer allowed the underlying Si substrate to be exposed and attacked, potentially resulting in the formation of a cavity in the Si substrate (i.e., the Si “erupts” through the III-Nitride layers).
- the curvature of the wafer may be affected by the temperature distribution within the growth reactor. For example, it may be desirable to start the growth of the nucleation layer 14 with a warmer ceiling, which may lead to a flatter wafer during growth of the nucleation layer.
- the graded layer 20 may be continuously graded from AlN to GaN. In other embodiments, the graded layer 20 may be graded from AlGaN to GaN. For example, the graded layer 20 may be graded from Al 0.7 Ga 0.3 N at the interface with the nucleation layer 14 to GaN.
- the composition of the graded layer 20 may affect the total strain in the overall structure. Accordingly, the composition of the graded layer 20 may be selected in view of the material composition of the subsequent layers of the structure 10 C.
- An alternating stack of nitride layers 52 , 54 A-C and interlayers 60 A-C is formed on the graded layer 20 .
- a first nitride layer 52 having a thickness of about 0.6 ⁇ m is formed on the graded layer 20 , and then an alternating stack of interlayers 60 A-C and nitride layers 54 A-C is formed on the first nitride layer 52 .
- the first nitride layer 52 and/or the nitride layers 54 A-C may include GaN.
- Each of the interlayers 60 A-C may have a thickness of about 15 nm, while each of the nitride layers 54 A-C may have a thickness of about 0.5 ⁇ m. In some embodiments, a total of 16 interlayer/nitride layer pairs may be formed, for a total thickness of about 8 ⁇ m.
- the nitride layers 54 A-C are conductively doped with silicon at a dopant concentration of about 4 ⁇ 10 18 cm ⁇ 3
- the interlayers 60 A-C are conductively doped with silicon at a dopant concentration of about 1 ⁇ 10 19 cm ⁇ 3 to about 1 ⁇ 10 21 cm ⁇ 3 .
- Each nitride layer 54 of the structure 10 C starts out compressively strained. However, as each nitride layer 54 grows, it may become more tensile strained.
- a plurality of substantially relaxed interlayers 60 A-C are periodically formed between the nitride layers 54 A-C to reset the strain level in the structure 10 C. That is, after each substantially relaxed interlayer 60 A-C is formed, the next nitride layer 54 A-C grown on the interlayer 60 A-C starts out being compressively strained (or less tensile strained) than the material immediately beneath the interlayer 60 A-C.
- the overall semiconductor structure 10 C when the overall semiconductor structure 10 C is formed, it may have a less tensile overall strain than a corresponding structure that does not include the interlayers 60 A-C.
- the material composition, doping, and/or other properties of the interlayers 60 A-C may vary from layer to layer.
- an interlayer 60 near the bottom of the structure 10 C i.e. near the first GaN layer 52 or the substrate 12
- an interlayer 60 A-C near the top of the structure i.e. opposite the substrate 12
- the first interlayer 60 A may have a gallium concentration of about 20%
- the third interlayer 60 C may have a gallium concentration of about 50%.
- the gallium concentration of the interlayers 60 A-C may affect the strain in the structure as well as the vertical conductivity of the interlayer. For example, an interlayer with a greater concentration of gallium may make the overall structure more tensile strained, but may provide better vertical conductivity. On the other hand an interlayer 60 A-C with a lower concentration of gallium may have lower vertical conductivity but may cause the overall structure to be less tensile strained. In general, it may be desirable to provide greater vertical conductivity near the top of the structure, since that is the portion of the structure in which a device, such as an LED and/or a laser diode may be formed.
- interlayers 60 A-C it may be desirable to provide a higher doping concentration in interlayers 60 A-C near the top of the structure.
- the concentration of gallium in an interlayer 60 A-C may increase as the distance of the interlayer 60 A-C from the substrate 12 increases.
- a 4 ⁇ m thick GaN layer may be grown as the nitride layer 70 with less than 10 ⁇ m of wafer bow. Furthermore, a fast growth rate of about 12 ⁇ m per hour may be achieved for the thick nitride layer.
- the substrate 12 may be removed from a thick nitride layer 70 that has a reduced, or less tensile, overall strain.
- Substrate removal techniques including grinding and/or etching, are generally known in the art.
- Such embodiments may, for example, be suitable for use as seed crystals in growing additional semiconductor structures.
- These freestanding low strain layers could be used as seed crystals for growth of thicker bulk crystal boules, which could in turn be sliced into wafers and used as substrates for growth of devices.
- semiconductor structures may be utilized to provide a GaN layer for fabrication utilizing ELOG and/or pendeo-epitaxial fabrication techniques.
- a number of growth parameters may affect the strain in the device.
- the thickness of the graded layer 20 may affect strain. Making a thinner graded layer 20 may lead to increased cracking of the resulting nitride layer 70 .
- the temperature of growth of the nitride layers 54 may also affect strain in the device. The strain near the top of the structure may be a function of the thickness of the individual nitride layers 54 , as well as the growth temperatures of the interlayers 60 and the nitride layers 54 . In general, a lower initial growth temperature may lead to improved morphology.
- a structure 10 D including a thick nitride layer 70 D is shown.
- a thick nitride layer 70 D may be grown on a 1 mm thick, 3 inch diameter (111) silicon substrate 12 .
- a 0.4 ⁇ m thick AlN nucleation layer 14 is formed on the substrate 12 as described above, and a 1 to 1.5 ⁇ m thick graded Al x Ga 1-x N layer 20 D is formed on the nucleation layer 14 .
- the thickness and/or grading rate of the graded layer 20 D may affect the ability of the structure 10 D to withstand cracking. For example, reducing the grade thickness by a factor of 3 may lead to cracking. However, increasing the grade thickness beyond about 1.7 ⁇ m may not be effective to reduce cracking that may otherwise occur.
- the graded Al x Ga 1-x N layer 20 D may have a composition that is graded from a relatively high concentration of aluminum, e.g. about 75%.
- a graded layer 20 D may start with Al 0.75 Ga 0.25 N at the interface with the AlN nucleation layer 14 , and may be graded to a composition of Al 0.2 Ga 0.8 N. Reducing the starting aluminum concentration of the graded layer to, for example, 33% may lead to cracking. Furthermore, reducing the starting aluminum concentration to 67% may lead to poor morphology.
- An alternating stack of nitride layers 54 D and interlayers 60 D is formed on the graded layer 20 D.
- a first GaN layer 52 D having a thickness of about 0.4 ⁇ m is formed on the graded layer 120 , and then an interlayer 60 D and a nitride layer 54 D are formed on the first GaN layer 52 D.
- the interlayer 60 D may have a thickness of about 15 nm and may be grown at a temperature of about 800° C., while the nitride layer 54 D may have a thickness of about 0.5 ⁇ m.
- the GaN layers may be grown at a relatively high growth rate of, for example, about 12 ⁇ m/hr.
- the stack including the interlayer 60 D and the nitride layer 54 D may be repeated, for example, eight times to form a structure having a total thickness in excess of about 4 ⁇ m without cracking.
- the interlayers 60 D may be doped with silicon at a concentration of about 2 ⁇ 10 19 cm ⁇ 3
- the nitride layers 54 D may be doped with silicon at a concentration of about 4 ⁇ 10 18 cm ⁇ 3 .
- the stack including the interlayer 60 D and the 0.5 ⁇ m thick nitride layer 54 D may be repeated, for example, 16 times to form a structure having a total thickness in excess of about 8 ⁇ m without cracking.
- Cracking may also be reduced by eliminating a temperature overshoot at high pressure before the start of epitaxial growth.
- the thickness of the interlayers 60 may also affect cracking of the resulting structure. For example, forming 20 nm interlayers 60 may result in an epiwafer having negative (compressive) bow with a crack free center, while forming 10 nm interlayers may result in an epiwafer having a positive (tensile) bow with a crack free center.
- Forming an additional GaN layer at higher temperature (e.g. +40° C.) on top of the uppermost nitride layer 54 D may lead to cracking.
- Various growth and/or structural parameters of a semiconductor structure as described above may affect the resulting strain of the uppermost nitride layer.
- the total thickness of the nitride layers 70 , the period of the interlayer 60 /nitride layer 54 pairs, the growth temperature of the nitride layers 54 and the growth temperature of the interlayer 60 may have an effect on the resulting strain in the structure.
- the curvature of the resulting epiwafer (which is a result of strain in the epiwafer) may be a strong function of the total thickness of the structure and of the growth temperature of the nitride layers 54 .
- the strain at the top of the epilayer may be a strong function of the period between interlayers, the growth temperature of the interlayers 60 , and the growth temperature of the nitride layers 54 .
- increasing the growth temperature of the interlayer may cause the uppermost nitride layer of the structure to be more tensile
- increasing the growth temperature of the nitride layers 54 e.g. from 965° C. to 985° C.
- increasing the period of the interlayer 60 /nitride layer 54 pairs from 0.5 ⁇ m to 1 ⁇ m may cause the uppermost nitride layer of the structure to be more tensile strained.
- the dislocation density in the nitride layers 54 may be measured, for example, by atomic force microscopy (AFM). According to AFM, increasing the thickness of the nitride layers 54 may decrease the dislocation density, while increasing the growth temperature of the interlayer (e.g. from 700° C. to 800° C.) may increase the dislocation density. Dislocation defects may be measured, for example by performing AFM on a wafer sample and counting the number of defects in a predetermined area of the wafer.
- AFM atomic force microscopy
- the PL intensity of the material may also be affected by various growth and/or structural properties. For example, increasing the total thickness of the nitride layer 70 and/or increasing the thickness of the nitride layers 54 may increase the blue PL intensity of the material, while increasing the growth temperature of the nitride layers 54 and/or the interlayers 60 may decrease the blue PL intensity. In general, the blue PL intensity indicates structural defects in the material. Thus, it is generally desirable to reduce the blue PL intensity peak.
- nitride material it is generally desirable for nitride material to have a strong band-to-band (GaN) PL emission.
- the band-to-band PL emission may be most strongly affected by the growth temperature of the interlayers 60 .
- increasing the interlayer growth temperature may decrease the band-to-band PL emission of the material.
- FIG. 5 is a graph of curvature of a structure similar to the structure illustrated in FIG. 4 , except that the nucleation layer was 0.1 ⁇ m thick, the first GaN layer 52 D was 0.6 ⁇ m thick, and the interlayer 60 D and the nitride layer 54 D were repeated sixteen times to form a structure having a total thickness in excess of about 8 ⁇ m.
- FIG. 5 includes plots of wafer curvature and reflectance versus growth time that were obtained in situ during the growth of GaN on silicon.
- curvature is measured on the rightmost vertical axis, while reflectance is measured on the leftmost vertical axis. Curvature that is more negative indicates that the material is under compressive stress, while curvature that is more positive indicates tensile stress.
- the structure exhibited substantial compressive stress.
- FIGS. 6A and 6B show the effect on wafer curvature of growing nitride layers with and without silane pretreatment.
- Curve 505 of FIG. 6A represents the curvature of a wafer grown without a silane preflow.
- the stress in the wafer without a silane preflow tends to be highly tensile.
- curve 507 of FIG. 6B represents the curvature of a wafer grown with a 1 ⁇ silane preflow (i.e. with a ratio of about 10 ⁇ 7 :1 SiH 4 to hydrogen carrier gas).
- the stress in the wafer with the silane preflow was less tensile strained after growth, and in fact was compressively strained over a significant portion of the growth process.
- a 1 ⁇ silane flow may result in a smooth surface morphology, as shown in FIG. 7A
- a 20 ⁇ flow may result in an uneven surface, as shown in FIG. 7B .
- FIGS. 8A and 8B illustrate the effect on strain of changes in growth temperatures.
- FIGS. 8A and 8B are graphs of curvature of a structure similar to the structure illustrated in FIG. 4 , except that the interlayer 60 D and the nitride layer 54 D were repeated four times with a 1 ⁇ m period to form a structure having a total thickness of about 4 ⁇ m.
- the AlN nucleation layer 114 was grown at a temperature of about 700° C., while the nitride layers 54 D were grown at a temperature of about 955° C.
- FIG. 8A the AlN nucleation layer 114 was grown at a temperature of about 700° C.
- the AlN interlayer 60 D was grown at a temperature of about 800° C., while the nitride layers 54 D were grown at a temperature of about 985° C.
- the structure corresponding to FIG. 8A in which the layers were grown at lower temperature were slightly less compressively strained.
- FIGS. 9A and 9B illustrate the effect on strain of changes in interlayer thickness.
- FIGS. 9A and 9B are graphs of curvature of a structure similar to the structure illustrated in FIG. 4 , except that in the structure corresponding to FIG. 9A , the interlayers 60 D were 20 nm thick, while in the structure corresponding to FIG. 9B , the interlayers 60 D were 10 nm thick.
- the structure corresponding to FIG. 9A in which the interlayers were 20 nm thick exhibited strong negative curvature indicating large compressive strain, while the strain in the structure corresponding to FIG. 9B in which the interlayers were 10 nm thick were less curved and had lower maximum strain during growth.
- FIGS. 10A-10C illustrate the effect of the presence of interlayers on the morphology of the structure.
- FIGS. 10A to 10C are Nomarski photographs of structures similar to the structure illustrated in FIG. 1 , except that in the structure corresponding to FIG. 10A , no interlayer was included, while in the structure corresponding to FIG. 10B , a single interlayer 60 was included in a 2 ⁇ m thick GaN layer 24 , and in the structure corresponding to FIG. 10C , three interlayers 60 were included in a 2 ⁇ m thick GaN layer 24 . As illustrated in FIGS. 10A to 10C , the presence of a single interlayer 60 made the surface of the structure smoother, but the presence of three interlayers 60 starts to make the surface more rough.
- curvature graphs such as those in FIGS. 5 , 6 A, 6 B, 8 A, 8 B, 9 A and 9 B can be helpful in understanding stress in epi-wafers grown according to some embodiments of the invention, it is understood by those skilled in the art that causes such as random wafer cracking, non-specular surface morphology, and/or asymmetric wafer warp can produce anomalous or unexpected effects in curvature graphs, and that wafers grown under identical conditions can produce different and/or unexpected results.
- the curvature graphs presented herein are provided for illustrative purposes only.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Ceramic Engineering (AREA)
- Recrystallisation Techniques (AREA)
- Chemical Vapour Deposition (AREA)
- Led Devices (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Abstract
Description
- The present invention relates to semiconductor structures and in particular relates to nitride semiconductor structures and related methods.
- In the fabrication of semiconductor devices, semiconductor materials may be used that are lattice mismatched with a substrate or underlying layer. For example, GaN is conventionally fabricated on a sapphire substrate, a silicon substrate or a silicon carbide substrate. The unstrained lattice constant of GaN is 3.19 whereas the unstrained lattice constant of sapphire is 4.76 and silicon carbide is 3.07. As a result, the GaN layers grown on the substrate may be strained. If such is the case and if the level of strain exceeds a certain threshold, the GaN layers may crack, which may render the material unacceptable for use in a semiconductor device.
- Further difficulties may arise from the fact that different materials may have different coefficients of thermal expansion, which may cause the lattice constant differential between materials to change with temperature. Thus, two materials that are substantially lattice matched at one temperature may be mismatched at a different temperature. Furthermore, an epitaxial layer that is compressively strained at a growth temperature due to a lattice mismatch with an underlying substrate may be tensile strained at room temperature, or vice-versa, depending on the room temperature lattice constants and the coefficients of thermal expansion of the materials.
- Process temperatures used in the fabrication of semiconductor materials and devices may be extreme. For example, some epitaxial growth processes may be performed at temperatures in excess of 1000° C., while device annealing temperatures may be even higher. Thus, the difference between, process temperatures and room temperature may be as much as 1000° C. or more.
- In addition to potentially causing cracking, strain in a semiconductor structure may be detrimental for a number of other reasons. For example, strain may cause a wafer to bow. Wafer bow during epitaxial growth may result in uneven growth of epitaxial layers on a substrate, which may reduce useful device yields. Furthermore, wafer bow may complicate semiconductor manufacturing processes such as planarization and/or dicing.
- A semiconductor structure according to some embodiments of the invention includes a substrate, a nucleation layer on the substrate, a compositionally graded layer on the nucleation layer, and a layer of a nitride semiconductor material on the compositionally graded layer. The layer of nitride semiconductor material includes a plurality of substantially relaxed nitride interlayers spaced apart within the layer of nitride semiconductor material. The substantially relaxed nitride interlayers include aluminum and gallium and are conductively doped with an n-type dopant, and the layer of nitride semiconductor material including the plurality of nitride interlayers has a total a thickness of at least about 2.0 μm.
- The nitride interlayers may have a first lattice constant and the nitride semiconductor material may have a second lattice constant, such that the layer of nitride semiconductor material is more tensile strained on one side of one of the plurality of nitride interlayers than on an opposite side of the one of the plurality of nitride interlayers.
- The layer of nitride semiconductor material may have a total thickness of about 2.0 μm to about 8.0 μm, and in some embodiments may be substantially crack free.
- The compositionally graded layer may have a material composition at an interface with the layer of nitride semiconductor material that is substantially the same as the material composition of the layer of nitride semiconductor material.
- Furthermore, the compositionally graded layer may have a material composition at an interface with the nucleation layer that is substantially the same as the material composition of the nucleation layer.
- In some embodiments, the compositionally graded layer may have a material composition at an interface with the nucleation layer that is different from the composition of the nucleation layer. For example, the nucleation layer may include AlN, and the compositionally graded layer may have a material composition at the interface with the nucleation layer of AlxGa1-xN, 0<x<1. In some embodiments, x is greater than about 0.25 and less than or equal to 1. In further embodiments, x is about 0.7 or more and less than or equal to 1. In some embodiments, x is about 0.75.
- The semiconductor structure may further include a discontinuous mask layer directly on one of the substantially relaxed nitride interlayers. The discontinuous mask layer may include SiN, BN and/or MgN. The layer of the nitride semiconductor material may have a first dislocation density below the interlayer and may have a second dislocation density lower than the first dislocation density above the interlayer. The semiconductor structure may further include a second discontinuous mask layer beneath the first nitride interlayer. The nitride interlayer may be doped with an n-type dopant such as silicon at a concentration of about 1×1019 cm−3 to about 1×1021 cm−3.
- At least one of the nitride interlayers may include a plurality of discrete portions therein. The discrete portions may have a material composition that is different than a material composition of the at least one nitride interlayer. The at least one nitride interlayer may have a first bandgap and the discrete portions may have a second bandgap that is lower than the first bandgap.
- One of the plurality of nitride interlayers may have a material composition and/or doping concentration that is different from the material composition and/or doping concentration of another of the plurality of nitride interlayers. In some embodiments, the doping of the plurality of nitride interlayers is increased as the distance from the substrate is increased. In some embodiments, a gallium concentration of the plurality of nitride interlayers may be increased as the distance from the substrate is increased.
- The nitride semiconductor material may have a first coefficient of thermal expansion and the substrate may have a second coefficient of thermal expansion that is less than the first coefficient of thermal expansion such that the second layer of the nitride semiconductor material tends to be more tensile strained at room temperature than at an elevated growth temperature.
- The layer of nitride semiconductor material may be more relaxed at room temperature than at a growth temperature of the layer of nitride semiconductor material. The layer of nitride semiconductor material may be substantially unstrained at room temperature.
- The wafer may have a lower bow at a temperature of about 700 to 800° C. than at a growth temperature of the nitride layer.
- A semiconductor structure according to further embodiments of the invention includes a layer of a nitride semiconductor that includes a plurality of substantially relaxed nitride interlayers spaced apart within the layer of nitride semiconductor material. The substantially relaxed nitride interlayers include aluminum and gallium and are conductively doped with an n-type dopant, and the layer of nitride semiconductor material including the plurality of nitride interlayers has a total a thickness of at least about 2.0 μm.
- The layer of nitride semiconductor material may have a total a thickness about 2.0 μm to about 8.0 μm, and/or in some embodiments may be substantially crack free.
- Methods of forming a semiconductor structure according to some embodiments of the invention include forming a nucleation layer on a substrate, forming a compositionally graded layer on the nucleation layer, and forming a first layer of a nitride semiconductor material on the compositionally graded layer. The compositionally graded layer has a material composition at an interface with the first layer of nitride semiconductor material that is substantially the same as the material composition of the first layer of nitride semiconductor material. The methods further include forming a substantially unstrained nitride interlayer on the first layer of nitride semiconductor material. The substantially unstrained nitride interlayer has a first lattice constant, and the nitride interlayer may include aluminum and boron and may be conductively doped with an n-type dopant.
- The methods further include forming a second layer of the nitride semiconductor material. The first layer of nitride semiconductor material, the nitride interlayer, and the second layer of nitride semiconductor material may have a combined thickness of at least about 0.5 μm. The nitride semiconductor material may have a second lattice constant such that the first layer of nitride semiconductor material is less tensile strained on one side of the substantially unstrained nitride interlayer than the second layer of nitride semiconductor material is on the other side of the substantially unstrained nitride interlayer.
- The second layer of the nitride semiconductor material may be formed to be compressively strained on one side of the substantially unstrained nitride interlayer and the first layer of the nitride semiconductor material may be formed to be tensile strained on the other side of the substantially unstrained nitride interlayer.
- The methods may further include forming a discontinuous mask layer directly on the substantially unstrained nitride interlayer before forming the second layer of the nitride semiconductor material.
- Methods of forming a semiconductor structure according to further embodiments include heating a silicon substrate in a reactor chamber including H2, providing a silicon-containing gas in the reactor chamber, and thereafter forming a nucleation layer on the substrate. The nucleation layer may include AlN.
- The methods may further include cleaning the substrate with hydrofluoric acid and/or a buffered oxide etch solution before flowing the silicon containing gas across the substrate.
- Forming the nucleation layer may include forming the nucleation layer at a temperature of about 1000° C. to about 1100° C.
- The silicon-containing gas may include SiH4, Si2H6, SiCl4, SiBr4, and/or Si3N4. Providing the silicon-containing gas may include flowing the silicon-containing gas across the substrate at a temperature of about 1000° C. and a pressure of about 0.2 atmospheres. The silicon-containing gas may be generated from a silicon source including a coating of one or more parts of the reactor, or solid silicon placed upstream from the substrate in the reactor. In some, embodiments, a ratio of the silicon-containing gas to H2 is about 10-7:1.
-
FIG. 1 is a side cross-sectional view of a semiconductor structure according to embodiments of the invention. -
FIG. 1A is a graph of aluminum concentration versus thickness for a graded layer according to embodiments of the invention. -
FIG. 2 is a side cross-sectional view of a semiconductor structure according to further embodiments of the invention. -
FIG. 3 is a side cross-sectional view of a semiconductor structure according to further embodiments of the invention. -
FIG. 4 is a side cross-sectional view of a semiconductor structure according to further embodiments of the invention. -
FIG. 5 is a graph of curvature and reflectance for a structure according to embodiments of the invention. -
FIGS. 6A and 6B are graphs of curvature and reflectance for structures according to embodiments of the invention. -
FIGS. 7A and 7B are photographs illustrating surface morphologies of nitride layers according to embodiments of the invention. -
FIGS. 8A and 8B are graphs of curvature and reflectance for structures according to embodiments of the invention. -
FIGS. 9A and 9B are graphs of curvature and reflectance for structures according to embodiments of the invention. -
FIGS. 10A , 10B and 10C are photographs illustrating surface morphology of nitride layers according to embodiments of the invention. - The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like numbers refer to like elements throughout. Furthermore, the various layers and regions illustrated in the figures are illustrated schematically. Accordingly, the present invention is not limited to the relative size and spacing illustrated in the accompanying figures. As will also be appreciated by those of skill in the art, references herein to a layer formed “on” a substrate or other layer may refer to the layer formed directly on the substrate or other layer or on an intervening layer or layers formed on the substrate or other layer.
- Embodiments of the present invention can provide a relatively thick, high quality nitride semiconductor structure having a reduced average strain. Thick epitaxial layers of nitride semiconductor material may be particularly suitable for use in conjunction with substrate removal techniques to form substrateless semiconductor devices. Additionally, embodiments of the present invention may provide a nitride semiconductor structure that may be utilized in providing substrates and/or seed crystals for producing semiconductor substrates. The nitride semiconductor structure includes a semiconductor interlayer or layers that act to reduce a build-up of strain in the structure, so that the average strain of the structure is reduced at a desired temperature. For example, the interlayer structure may be designed to minimize average strain in a structure at room temperature or at another important temperature such as the active layer growth temperature.
- Embodiments of the present invention are described below with reference to a Group III nitride based semiconductor structure. However, as will be appreciated by those of skill in the art in light of the present disclosure, embodiments of the present invention may be advantageously utilized with other semiconductor materials. As used herein, the term “Group III nitride” refers to those semiconducting compounds formed between nitrogen and the elements in Group III of the periodic table, usually aluminum (Al), gallium (Ga), boron (B) and/or indium (In). The term also refers to ternary and quaternary compounds such as AlGaN and AlInGaN. As is well understood by those in this art, the Group III elements can combine with nitrogen to form binary (e.g., GaN), ternary (e.g., AlGaN, AlInN), and quaternary (e.g., AlInGaN) compounds. These compounds all have empirical formulas in which one mole of nitrogen is combined with a total of one mole of the Group III elements. Accordingly, formulas such as AlxGa1-xN where 0≦x≦1 are often used to describe them.
- Some embodiments of the present invention are schematically illustrated in the cross-sectional view of
FIG. 1 . Thesemiconductor structure 10A in certain embodiments of the present invention includes asubstrate 12 that may include, for example, silicon, silicon carbide and/or sapphire. - A
nucleation layer 14, such as an aluminum nitride layer, is on thesubstrate 12 and provides a transition of crystal structure between the substrate and the remainder of the structure. Silicon carbide has a much closer crystal lattice match to Group III nitrides than does sapphire (Al2O3), which is a very common substrate material for Group III nitride devices, or silicon. The closer lattice match may result in Group III nitride films of higher quality than those generally available on sapphire or silicon. Silicon carbide also has a very high thermal conductivity so that the total output power of Group III nitride devices on silicon carbide is, typically, not as limited by thermal dissipation of the substrate as in the case of the same devices formed on sapphire. Also, the availability of semi-insulating silicon carbide substrates may provide for device isolation and reduced parasitic capacitance. In embodiments in which thesubstrate 12 is to be removed, a silicon substrate may be appropriate, since large diameter silicon wafers are commonly available and silicon may be easier to remove than silicon carbide or sapphire. - Although some embodiments of the present invention are described herein with reference to silicon or silicon carbide substrates, embodiments of the present invention may utilize any suitable substrate, such as sapphire, aluminum nitride, aluminum gallium nitride, gallium nitride, GaAs, LGO, ZnO, LAO, InP and the like. In some embodiments, appropriate nucleation layers also may be formed on the substrate.
- SiC substrates suitable for use in embodiments of the present invention are manufactured by, for example, Cree, Inc., of Durham, N.C., the assignee of the present invention, and methods for producing SiC substrates are described, for example, in U.S. Pat. Nos. Re. 34,861; 4,946,547; 5,200,022; and 6,218,680, the contents of which are incorporated herein by reference in their entirety. Similarly, techniques for epitaxial growth of Group III nitrides have been described in, for example, U.S. Pat. Nos. 5,210,051; 5,393,993; 5,523,589; and 5,292,501, the contents of which are also incorporated herein by reference in their entirety.
- In additional embodiments of the present invention, the substrate may be a GaN-based substrate, for example, produced utilizing a epitaxial lateral overgrowth (ELOG) or a pendeo-epitaxial growth technique. Examples of such techniques are described in U.S. Pat. No. 6,051,849 entitled “GALLIUM NITRIDE SEMICONDUCTOR STRUCTURES INCLUDING A LATERAL GALLIUM NITRIDE LAYER THAT EXTENDS FROM AN UNDERLYING GALLIUM NITRIDE LAYER,” U.S. patent application Ser. No. 09/525,721, entitled “GALLIUM NITRIDE SEMICONDUCTOR STRUCTURES INCLUDING LATERALLY OFFSET PATTERNED LAYERS” filed Feb. 27, 1988, U.S. Pat. No. 6,265,289 entitled “METHODS OF FABRICATING GALLIUM NITRIDE SEMICONDUCTOR LAYERS BY LATERAL GROWTH FROM SIDEWALLS INTO TRENCHES, AND GALLIUM NITRIDE SEMICONDUCTOR STRUCTURES FABRICATED THEREBY” and U.S. Pat. No. 6,177,688 entitled “PENDEOEPITAXIAL GALLIUM NITRIDE SEMICONDUCTOR LAYERS ON SILICON CARBIDE SUBSTRATES”, the disclosures of which are incorporated herein as if set forth in their entirety. Additionally, embodiments of the present invention may be utilized prior to such growth techniques so as to provide a gallium nitride based layer on which subsequent gallium nitride based layers are provided.
- Furthermore, strain compensation techniques as described in U.S. Pat. No. 6,841,001 entitled “STRAIN COMPENSATED SEMICONDUCTOR STRUCTURES AND METHODS OF FABRICATING STRAIN COMPENSATED SEMICONDUCTOR STRUCTURES”, the disclosure of which is incorporated herein as if set forth in its entirety, may be used in conjunction with some embodiments of the invention.
- As noted above, some embodiments of the invention may employ silicon substrates. When a silicon substrate is used, the substrate may be initially heated in an atmosphere of hydrogen and silane (SiH4), or another reactive silicon source, that may both prevent/discourage the formation of SiN on the substrate and also remove any SiO2 from the substrate. As the presence of SiN and/or SiO2 on the substrate may negatively affect the morphology of layers grown on the substrate, it is generally desirable to remove or prevent/discourage the formation of SiN and/or SiO2 on the substrate.
- The reactive silicon supplied by the silane may consume any oxygen or nitrogen that may otherwise react with the silicon substrate during heat-up and desorption and form amorphous/polycrystalline SiO2 and/or SiN. The addition of a small silane flow may also prevent or slow etching/decomposition of the silicon substrate. A substantially pristine silicon substrate surface may thereby be preserved, allowing the growth of higher quality III-nitride materials thereon with less tensile (more compressive) strain than may otherwise be possible.
- The silane pre-treatment described above may increase yields and/or throughput of a manufacturing process by permitting some residual Group III-nitride deposition from previous runs, or a less pure environment. Moreover, the silane pre-treatment described above may enable the use of some quartz parts within the reactor chamber without adverse effects.
- Flowing silane over the silicon substrate may be contrasted with conventional silicon pre-treatment processes in which the silicon substrate is heated in a pure H2 environment to remove residual SiO2 from the substrate. In addition to residual SiO2, hot H2 gas may etch other oxygen or nitrogen containing compounds, such as SiO2 parts and or residual nitride deposits from previous runs. The oxygen and/or nitrogen liberated by the H2 gas may be transported to the substrate, where it may form new deposits. Furthermore, silicon atoms can be removed from the substrate by the H2 gas, which may cause roughening of the silicon surface. Furthermore, an HF etch and/or a buffered oxide etch (BOE) may be used to remove residual SiO2 from the substrate.
- In some embodiments, a small amount of silane is flowed across the silicon substrate to achieve a vapor pressure about equal to the equilibrium vapor pressure over Si at the desorption temperature. For example, at a pressure of 0.2 atmospheres and a temperature of about 1000° C., a ratio of about 10−7:1 SiH4 to hydrogen carrier gas may be used. Flowing too much silane may result in silicon deposition and, consequently, a rougher surface of the deposited Group III-nitride epitaxial layer. Other sources of silicon such as Si2H6, SiCl4, SiBr4, Si3N4, a coating of the reactor parts, or solid silicon placed upstream may be used instead of or in addition to silane.
- Referring again to
FIG. 1 , in order to grow an AlN nucleation layer on a silicon substrate, it may be desirable to initially flow only an aluminum source gas, such as trimethyl aluminum (TMA), and then to flow the nitrogen source gas to form AlN. By initially flowing the aluminum source gas without any nitrogen source gas, the formation of SiN on the silicon substrate may be discouraged, reduced or prevented. The AlN layer may be grown, for example, at a relatively high growth temperature in the range of about 1000° C. to about 1100° C. If the nucleation layer is grown too hot, it may have a poor morphology. The resulting AlN layer on the silicon substrate may encapsulate the silicon substrate to reduce or prevent the reaction of the silicon in the substrate with nitrogen to form SiN in subsequent steps. While SiN may be deposited in subsequent processing steps, it may be formed through reaction of source gases, not by reaction with the silicon substrate. - The AlN layer may also serve as the
nucleation layer 14, which provides a template for subsequent growth of nitride semiconductor materials. The nucleation layer may have a thickness of about 0.1 to about 0.6 μm. In some embodiments, thenucleation layer 14 may include a plurality of sublayers. - Still referring to
FIG. 1 , the semiconductor structure 10 includes a gradedlayer 20 on thenucleation layer 14. The gradedlayer 20 may provide a transition from the crystal structure of thenucleation layer 14 to a different crystal structure. For example, while the nucleation layer may include aluminum nitride, it may be desirable to ultimately grow a layer of GaN on the structure. Accordingly, the gradedlayer 20 may provide a relatively smooth transition from AlN to GaN. For example, the gradedlayer 20 may be graded from a composition including AlxGa1-xN at the interface with thenucleation layer 14 to GaN. In some embodiments, the grading may start from x=1 (i.e. from AlN). In other embodiments, the grading may start from an alloy including about 30% GaN (x=0.7). - Some possible aluminum profiles are shown in
FIG. 1A . As illustrated therein, the aluminum concentration inlayer 14 is 100% (x=1). In some embodiments, the aluminum concentration in the gradedlayer 20 may be graded from 100% to 0%, as indicated bycurve 501. In other embodiments, the aluminum concentration may be graded from a lower percentage, such as 70% (x=0.7), down to 0%, as indicated bycurve 502. - The starting aluminum composition of the graded
layer 20 may affect the strain in the structure. For example, if the grading of the gradedlayer 20 starts at x=1 (i.e. from AlN), there may be too much compressive strain in the resulting structure at a given temperature, which may cause wafer cracking and/or breakage. Starting the grading at a lower aluminum composition (e.g. x=0.7) may cause the structure to have a more balanced strain. In general, it may be desirable to choose the starting aluminum percentage in the gradedlayer 20 at a level that will balance strain in the overall structure so that the wafer will have less bow at a given temperature, such as an InGaN growth temperature (in the range of about 700° C. to about 800° C.), while not causing too much tensile stress at room temperature. - Referring to
FIG. 1 , in some embodiments of the present invention, the semi-insulatingAlN nucleation layer 14 is deposited at high temperature (e.g. >1000° C.) on a silicon substrate. Next, a semi-insulating AlxGa1-xN layer is deposited at high temperature (e.g. >1000° C.) on the AlN nucleation layer to provide a gradedlayer 20. The growth conditions (such as temperature, pressure, V/III ratio, growth rate, thickness, etc.) may be adjusted to provide that the gradedlayer 20 is not coherently strained to theAlN layer 14. Preferably, the gradedlayer 20 will initially begin growth in a three-dimensional mode with a relatively low density of nuclei (e.g. <109 cm−2). As would be appreciated by those of skill in the art in light of the present disclosure, the detailed growth conditions may differ depending on reactor geometry and, therefore, may be adjusted accordingly to achieve AlGaN with the desired properties. Anitride layer 24 of GaN and/or AlxGa1-xN (x=0.1) may be provided on the gradedlayer 20. X-ray diffraction crystallography may be used to determine the strained lattice constant of the resultingnitride layer 24. If the resultingnitride layer 24 does not have the desired strained in-plane lattice constant, the composition of thenitride layer 24 and/or the growth conditions may be adjusted so as to provide the desired strained in-plane lattice constant. - In general, when the
nucleation layer 14 includes AlN, thenitride layer 24 may start out compressively strained, since the a-plane lattice constant of GaN is larger than the a-plane lattice constant of AlN. (In general, the a-plane lattice constant refers to the lateral distance between atoms in the material for material grown in the (0001) direction.) However, as thenitride layer 24 is grown thicker, it may tend to become more tensile strained. - In order to reduce the overall strain in the
structure 10A, one or more substantiallyrelaxed interlayers 30 may be provided within thenitride layer 24. Theinterlayers 30 have an unstrained lattice constant that is mismatched with the unstrained lattice constant of thenitride layer 24. In particular, theinterlayers 30 may have an unstrained lattice constant that is less than the unstrained lattice constant of thenitride layer 24 at the growth temperature. Therelaxed interlayer 30 may act as a quasi-ideal substrate layer for subsequent epitaxial growth that resets the initial strain of nitride material grown thereon to be more compressive (less tensile) in nature. As thenitride layer 24 is grown to a large thickness (e.g. about 0.5 μm or greater), the material composition of the layer tends to become more tensile strained at the growth temperature. As the material is cooled to a cooler temperature (such as, for example, room temperature or a cooler material growth temperature), the difference in coefficient of thermal expansion (CTE) between thenitride layer 24 and thesubstrate 12 may tend to cause thenitride layer 24 to become even more tensile strained, which may ultimately lead to undesirable levels of wafer bow and/or cracking. - However, since the
interlayer 30 is grown as a relaxed layer within thenitride layer 24, the portion of thenitride layer 24 grown on theinterlayer 30 may be, at least initially, more compressively strained than the portion of thenitride layer 24 immediately beneath theinterlayer 30. Thus, the average strain of the overall structure is made more compressive than would be the case in the absence of theinterlayer 30. Accordingly, when thestructure 10A is cooled to a lower temperature, the structure 10 may have a reduced level of tensile strain, which may reduce wafer bow and/or cracking. - The
interlayer 30 may be grown as a relaxed layer by selecting an appropriate material composition, thickness and growth temperature to cause theinterlayer 30 not to be pseudomorphically strained to the underlying portion of thenitride layer 24 on which it is grown. For example, the unstrained lattice constant of theinterlayer 30 may be sufficiently mismatched with the lattice constant of thenitride layer 24 on which it is formed that theinterlayer 30 may tend to crack when it reaches a certain thickness, such as a thickness of about 150 nm. Cracking of theinterlayer 30 may release strain in the layer, causing it to become relaxed. In order to have a sufficiently mismatched unstrained lattice constant so as to cause relaxation, theinterlayer 30 may include a concentration of aluminum of about 50% or more. Moreover, a growth temperature of about 700° C. to about 800° C. may contribute to relaxation of theinterlayer 30. - However, it will be appreciated that the
interlayer 30 need not be cracked in order to be relaxed, depending on the growth conditions used to form theinterlayer 30. For example, theinterlayer 30 could be formed as a relaxed layer with a high density of dislocation defects. In some embodiments, theinterlayer 30 or a portion thereof can be crystalline, polycrystalline, amorphous, highly disordered and/or a combination of these to provide a relaxed layer. - It will be understood that in some embodiments, the
interlayer 30 may include a plurality of sublayers and/or may include one or more graded layers. Theinterlayer 30 may include one or more layers of InAlGaBN. Furthermore, SiN and/or MgN layers may be incorporated within theinterlayer 30. Small amounts of P or As may be substituted for N in some cases. - Providing at least one
interlayer 30 in thenitride layer 24 may improve the surface morphology of thestructure 10A. However, the surface morphology of thestructure 10A may worsen asmore interlayers 30 are included. - In some embodiments, the
interlayer 30 may include a plurality of InAlN:Si/GaN:Si pairs or InAlGaN:Si/GaN:Si pairs. Indium (or other materials such as Sn with low incorporation ratios) may be used as surfactants, dislocation motion modifiers and/or point defect modifiers during the formation of theinterlayer 30. Furthermore, the interlayer(s) 30 may be alloyed with a material such as InN that has a large lattice mismatch to AlGaN. Such alloying may make the layers more compliant and/or may reduce stress in the layers. - The semiconductor material of the interlayer(s) 30 has structural properties (e.g. similar crystal structure and orientation) similar to the semiconductor material(s) of the subsequently grown epitaxial layers, but has an unstrained lattice constant that is sufficiently mismatched with a lattice constant of the
nitride layer 24 such that the portion of thenitride layer 24 formed on the interlayer(s) 30 will at least initially be under compressive strain. In order to put thenitride layer 24 into compressive strain, the interlayer(s) 30 may have an unstrained lattice constant at the growth temperature that is smaller than the unstrained lattice constant of thenitride layer 24 at the growth temperature. In certain embodiments of the present invention, the interlayer(s) 30 may be grown as a substantially unstrained layer at a growth temperature of about 800° C., and strain may be induced in the interlayer(s) 30 when the structure cools from the growth temperature. - In some embodiments of the present invention, the interlayer(s) 30 may comprise a Group III-nitride, such as AlGaN or AlInGaN. However, in other embodiments of the present invention, the interlayer(s) 30 may also include other semiconductor materials, such as SiGe, GaAs or the like. In certain embodiments of the present invention, the interlayer(s) 30 may be conductively doped with dopants, such as Si, Ge and/or Mg. The thickness of the interlayer(s) 30 may vary depending on the particular semiconductor structure. For example, the thickness of the interlayer(s) 30 may be from about 1 nm to about 1 μm for an AlGaN based interlayer. The interlayer(s) 30 should not be so thick as to cause cracking and/or substantial defect formation in the thicker layers around the interlayer(s) 30. The interlayer(s) 30 may have a thickness that is large enough to be relaxed but not so large as to cause an undesirably large decrease in vertical conductivity through the structure. Accordingly, in some embodiments, the interlayer(s) 30 may have a thickness in the range of about 10 nm to about 20 nm. In particular embodiments, the interlayer(s) 30 may include AlN with a thickness of about 15 nm.
- In some embodiments, the interlayer(s) 30 may include AlGaN with a substantially uniform aluminum concentration. In further embodiments, the interlayer(s) 30 may be an AlxGa1-xN layer that is graded with composition x decreasing during the growth so that a concentration of aluminum decreases with increasing distance from the substrate. The change in composition may be linear, non-linear and/or step wise. Furthermore, the interlayer(s) 30 may be a short period super lattice of AlN and GaN or AlGaN and AlGaN.
- In some embodiments, the interlayer(s) 30 may include boron (B). The presence of boron in the interlayer(s) 30 may reduce the lattice constant of the interlayer(s) 30. However, the concentration of boron in the interlayer(s) 30 may be kept below the concentration that would cause the interlayer to become polycrystalline.
- Furthermore, the interlayer(s) 30 may be grown, for example, by adjusting the composition, such as the Al composition, or growth conditions of the interlayer(s) 30, such that the portion of the
nitride layer 24 immediately above the interlayer(s) 30 is under compressive strain at growth temperature if the coefficient of thermal expansion (“CTE”) of thenitride layer 24 is greater than that of the substrate (e.g. GaN/SiC or GaN/Si) or under tensile strain at the growth temperature if the CTE of thenitride layer 24 is less than that of the substrate (e.g. GaN/Al2O3) such that thenitride layer 24 may become more nearly relaxed at temperatures lower than the growth temperature. The temperature at which thenitride layer 24 is substantially unstrained may be chosen to be the substrate removal temperature, to facilitate removal of thenitride layer 24 from the substrate in a single piece. Alternatively, the temperature at which thenitride layer 24 is substantially unstrained could be chosen to be the bulk regrowth temperature which may facilitate use of thenitride layer 24 as a seed still attached to the original substrate. - Furthermore, the temperature at which the
nitride layer 24 is substantially unstrained could be chosen based on the device operating temperature. The temperature at which thenitride layer 24 is substantially unstrained could also be chosen based on an intermediate temperature such that strain never exceeds a critical value over all temperature ranges the structure will experience over its lifetime. The temperature at which thenitride layer 24 is substantially unstrained could also be chosen based on a process temperature at which an important process step occurs, such as epitaxial growth of an InGaN quantum well that may serve as an active layer of the ultimate device fabricated using thenitride layer 24. - For example, nitride semiconductor materials are commonly used to form light emitting devices including thin (e.g. <50 Å) InGaN quantum well layers that are typically formed at growth temperatures in the range of about 700° C. to about 800° C., which may be less than the typical growth temperature for GaN. The InGaN quantum well layer may be a critical feature of a light emitting device, since the quality and composition of the InGaN quantum well layer may strongly affect the brightness and/or the wavelength of light emitted by the LED. Wafer bow and/or warping may cause the thin InGaN layers to be formed unevenly on the wafer, which may reduce the usable yield of devices from a wafer. Accordingly, it may be desirable to customize the level of strain in the
semiconductor structure 10A such that the overall level of strain is reduced as much as practicable at the InGaN growth temperature, and/or so that the wafer has less bow at the InGaN growth temperature. - In other embodiments, it may be desirable to reduce the overall level of strain in the semiconductor structure as much as possible at room temperature in order, for example, to facilitate wafer dicing. In general, it may be difficult to dice (i.e. saw into chips) a wafer that has substantial bowing/warping.
- The interlayer(s) 30 may be conductively doped, for example with Si and/or Ge dopants. In general, it may be desirable for the interlayer(s) to be conductive so as to facilitate vertical current conduction within the
nitride layer 24. Vertical conduction may be desirable for certain types of electronic devices, such as vertical light emitting diodes. In some cases, it may be desirable for the interlayer(s) to contribute less than about 0.1V to the total forward operating voltage of the resulting device. That is, it may be desirable for the interlayer(s) to have a resistance of less than about 5 ohms. The voltage drop of the interlayer(s) 30 is determined by the resistance (R) of the layer, which is a function of the resistivity (ρ) of the layer according to the following equation: -
- where A is the area of the interlayer(s) 30 and L is the thickness of the interlayer(s) 30. Thus, for a device having dimensions of about 250 μm×250 μm operating at about 20 mA, if the interlayer(s) 30 has a thickness of about 0.015 μm, the resistivity of the interlayer(s) 30 may be less than about 2000 ohm-cm.
- In addition to providing vertical conduction, doping the interlayer(s) 30 with an n-type dopant, such as silicon and/or germanium, may decrease the lattice constant of the interlayer(s), which may contribute to making the portion of the
nitride layer 24 formed on the interlayer(s) 30 initially more compressively strained. Accordingly, it may be desirable to dope the interlayer(s) 30 with silicon at a concentration in the range of about 1×1018 cm−3 to about 1×1021 cm−3. In order to obtain higher levels of electron density at the device operating temperature, it may be desirable for the interlayer(s) 30 to include in the range of about 10% to about 90% gallium. - In some embodiments, the interlayer(s) 30 may include
discrete portions 30A therein that may increase the conductivity of the interlayer(s) 30. Thediscrete portions 30A may include, for example, discontinuous islands (“dots”) of a material such as GaN and/or InGaN that has a lower bandgap than the bandgap of the material that forms the interlayer(s) 30, and/or that may have a higher electron density than the material of the interlayer(s) 30. The use of discrete crystal portions for vertical conductivity is described in greater detail in U.S. Pat. No. 6,187,606 to Edmond et al. entitled “Group III nitride photonic devices on silicon carbide substrates with conductive buffer interlayer structure”, the disclosure of which is hereby incorporated herein by reference. In some embodiments, thediscrete portions 30A can be crystalline, polycrystalline, amorphous, highly disordered and/or a combination of these. - In some embodiments, the
discrete portions 30A may be present in an amount sufficient to increase the vertical conductivity of theinterlayer 30, but less than an amount that would detrimentally affect the strain-reducing effects of the interlayer(s) 30 and/or the crystal quality of thenitride layer 24. In some embodiments, thediscrete portions 30A may be present in an amount of between about 0.1/μm2 and about 100/μm2, and in some cases may be between about 40/μm2 and about 60/μm2. - Additionally, the sizes of the
discrete portions 30A may be large enough to increase the vertical conductivity of the interlayer(s) 30, but smaller than a size that would detrimentally affect the strain-reducing effects of the interlayer(s) 30 and/or the crystal quality of thenitride layer 24. In some embodiments, thediscrete portions 30A may be between 0.01 and 0.1 μm in diameter. - In some embodiments, the interlayer(s) 30 may be used as an etch stop layer, for example, for etch-removal of the substrate. Thus, it may be desirable for an interlayer(s) 30 to have an etch selectivity with respect to the
nitride layer 24 in which it is formed. For example, An Al-containing interlayer(s) 30, such as AlN, AlGaN, or AlInGaN may be used as an etch stop layer within a GaN orInGaN nitride layer 24. For example, when dry etching an aluminum-containing layer using a fluorine-based chemistry under appropriate conditions, AlF3 may form and block further etching. - Further embodiments of the invention are illustrated in
FIG. 2 , in which a semiconductor structure 10B is shown. The semiconductor structure 10B includes asubstrate 12, anucleation layer 14 and a gradedlayer 20 as described above with reference toFIG. 1 . The semiconductor structure 10B further includes afirst nitride layer 34 on the gradedlayer 20. Thefirst nitride layer 34 may include GaN. In general, when thefirst nitride layer 34 is grown, it may start out compressively strained, since the a-plane lattice constant of GaN is larger than the a-plane lattice constant of AlN. However, as thefirst nitride layer 34 is grown thicker, it may tend to become more tensile strained. In order to reset the strain in the structure to reduce the overall level of tensile strain, a substantiallyunstrained interlayer 40 may be formed on thefirst nitride layer 34. Theinterlayer 40 may be similar to the interlayer(s) 30 described above with respect toFIG. 1 . - Before formation of the
interlayer 40, a first optionaldiscontinuous masking layer 41 may be grown on thefirst nitride layer 34. The firstdiscontinuous masking layer 41 may include SiN, MgN, and/or BN, and be grown at a temperature of about 900° C. The firstdiscontinuous masking layer 41 can be deposited in situ or ex situ, and over a temperature range of about 20° C. to about 1100° C. The temperature should be low enough to help control (and in particular slow) the growth rate and thus control the quality and thickness of thediscontinuous layer 41. Temperatures of about 700° C. may be used. - Similarly, a second optional
discontinuous masking layer 42 may be formed on theinterlayer 40. The seconddiscontinuous masking layer 42 may include SiN, MgN, and/or BN, and be grown at a temperature of about 900° C. The seconddiscontinuous masking layer 42 can be deposited in situ or ex situ, and over a temperature range of about 20° C. to about 1100° C. - Following the growth of the
interlayer 40 and the optional first and second discontinuous masking layers 41, 42, asecond nitride layer 44 is grown. In embodiments including the first and/or second discontinuous masking layer(s) 42, the material of thesecond nitride layer 44 may first grow on the surface of theinterlayer 40, but not on themask layer 42. As upward growth from theinterlayer 40 may proceed adjacent the discontinuous mask layer portions, after which the nitride material may grow laterally across the mask layer portions. Because defects tend to propagate more easily vertically than horizontally, some defects in the growing nitride material may be blocked by themask layer 42, which may reduce the defect density of thesecond nitride layer 44. - The
second nitride layer 44 may be grown initially at a temperature that encourages faster lateral growth and thus facilitates defect reduction. For example, the growth of thesecond nitride layer 44 may be initiated at a temperature of about 1090° C. After thesecond nitride layer 44 has coalesced over the discontinuous mask layer portions, the growth temperature may be adjusted to encourage vertical growth. - Referring to
FIG. 3 , astructure 10C including athick nitride layer 70 is shown. In particular, athick nitride layer 70 may be grown on a 1 mm thick, 3 inch diameter (111)silicon substrate 12. In general, thesubstrate 12 may be thicker for higher diameters. Thesubstrate 12 may include a substrate formed by a float-zone (FZ) or a Czochralski (CZ) process. A 0.1 μm thickAlN nucleation layer 14 is provided on thesubstrate 12, and a 1.7 μm thick gradedlayer 20 is formed on thenucleation layer 14. In some embodiments, the total thickness of thenucleation layer 14 and the gradedlayer 20 may be maintained greater than about 1 μm to reduce the occurrence of “volcanoes” which refers to regions where perforations in the III-Nitride layer allowed the underlying Si substrate to be exposed and attacked, potentially resulting in the formation of a cavity in the Si substrate (i.e., the Si “erupts” through the III-Nitride layers). - The curvature of the wafer may be affected by the temperature distribution within the growth reactor. For example, it may be desirable to start the growth of the
nucleation layer 14 with a warmer ceiling, which may lead to a flatter wafer during growth of the nucleation layer. - In some embodiments, the graded
layer 20 may be continuously graded from AlN to GaN. In other embodiments, the gradedlayer 20 may be graded from AlGaN to GaN. For example, the gradedlayer 20 may be graded from Al0.7Ga0.3N at the interface with thenucleation layer 14 to GaN. The composition of the gradedlayer 20 may affect the total strain in the overall structure. Accordingly, the composition of the gradedlayer 20 may be selected in view of the material composition of the subsequent layers of thestructure 10C. - An alternating stack of nitride layers 52, 54A-C and
interlayers 60A-C is formed on the gradedlayer 20. In particular, afirst nitride layer 52 having a thickness of about 0.6 μm is formed on the gradedlayer 20, and then an alternating stack ofinterlayers 60A-C andnitride layers 54A-C is formed on thefirst nitride layer 52. Thefirst nitride layer 52 and/or the nitride layers 54A-C may include GaN. - Each of the
interlayers 60A-C may have a thickness of about 15 nm, while each of the nitride layers 54A-C may have a thickness of about 0.5 μm. In some embodiments, a total of 16 interlayer/nitride layer pairs may be formed, for a total thickness of about 8 μm. The nitride layers 54A-C are conductively doped with silicon at a dopant concentration of about 4×1018 cm−3, and theinterlayers 60A-C are conductively doped with silicon at a dopant concentration of about 1×1019 cm−3 to about 1×1021 cm−3. - Each nitride layer 54 of the
structure 10C starts out compressively strained. However, as each nitride layer 54 grows, it may become more tensile strained. In order to reduce the overall strain of the structure and/or make the overall strain of thestructure 10C less tensile, a plurality of substantiallyrelaxed interlayers 60A-C are periodically formed between the nitride layers 54A-C to reset the strain level in thestructure 10C. That is, after each substantiallyrelaxed interlayer 60A-C is formed, thenext nitride layer 54A-C grown on theinterlayer 60A-C starts out being compressively strained (or less tensile strained) than the material immediately beneath theinterlayer 60A-C. Thus, when theoverall semiconductor structure 10C is formed, it may have a less tensile overall strain than a corresponding structure that does not include theinterlayers 60A-C. - In order to increase the vertical conductivity in the upper portions of the
structure 10C or for other purposes, such as strain modification, the material composition, doping, and/or other properties of theinterlayers 60A-C may vary from layer to layer. For example, in some embodiments, an interlayer 60 near the bottom of thestructure 10C (i.e. near thefirst GaN layer 52 or the substrate 12) may have a first gallium concentration, while aninterlayer 60A-C near the top of the structure (i.e. opposite the substrate 12) may have a second gallium concentration that is more than the first gallium concentration. In some embodiments, thefirst interlayer 60A may have a gallium concentration of about 20%, while thethird interlayer 60C may have a gallium concentration of about 50%. - The gallium concentration of the
interlayers 60A-C may affect the strain in the structure as well as the vertical conductivity of the interlayer. For example, an interlayer with a greater concentration of gallium may make the overall structure more tensile strained, but may provide better vertical conductivity. On the other hand aninterlayer 60A-C with a lower concentration of gallium may have lower vertical conductivity but may cause the overall structure to be less tensile strained. In general, it may be desirable to provide greater vertical conductivity near the top of the structure, since that is the portion of the structure in which a device, such as an LED and/or a laser diode may be formed. - Similarly, in some embodiments, it may be desirable to provide a higher doping concentration in
interlayers 60A-C near the top of the structure. - Accordingly, in some embodiments, the concentration of gallium in an
interlayer 60A-C may increase as the distance of theinterlayer 60A-C from thesubstrate 12 increases. - In some embodiments, a 4 μm thick GaN layer may be grown as the
nitride layer 70 with less than 10 μm of wafer bow. Furthermore, a fast growth rate of about 12 μm per hour may be achieved for the thick nitride layer. - In further embodiments of the present invention, the
substrate 12 may be removed from athick nitride layer 70 that has a reduced, or less tensile, overall strain. Substrate removal techniques, including grinding and/or etching, are generally known in the art. Such embodiments may, for example, be suitable for use as seed crystals in growing additional semiconductor structures. These freestanding low strain layers could be used as seed crystals for growth of thicker bulk crystal boules, which could in turn be sliced into wafers and used as substrates for growth of devices. For example, such semiconductor structures may be utilized to provide a GaN layer for fabrication utilizing ELOG and/or pendeo-epitaxial fabrication techniques. - In forming structures as described above, a number of growth parameters may affect the strain in the device. For example, the thickness of the graded
layer 20 may affect strain. Making a thinner gradedlayer 20 may lead to increased cracking of the resultingnitride layer 70. The temperature of growth of the nitride layers 54 may also affect strain in the device. The strain near the top of the structure may be a function of the thickness of the individual nitride layers 54, as well as the growth temperatures of the interlayers 60 and the nitride layers 54. In general, a lower initial growth temperature may lead to improved morphology. - Referring to
FIG. 4 , astructure 10D including athick nitride layer 70D is shown. In particular, athick nitride layer 70D may be grown on a 1 mm thick, 3 inch diameter (111)silicon substrate 12. A 0.4 μm thickAlN nucleation layer 14 is formed on thesubstrate 12 as described above, and a 1 to 1.5 μm thick graded AlxGa1-xN layer 20D is formed on thenucleation layer 14. The thickness and/or grading rate of the gradedlayer 20D may affect the ability of thestructure 10D to withstand cracking. For example, reducing the grade thickness by a factor of 3 may lead to cracking. However, increasing the grade thickness beyond about 1.7 μm may not be effective to reduce cracking that may otherwise occur. - The graded AlxGa1-xN layer 20D may have a composition that is graded from a relatively high concentration of aluminum, e.g. about 75%. Thus, in some embodiments, a graded
layer 20D may start with Al0.75Ga0.25N at the interface with theAlN nucleation layer 14, and may be graded to a composition of Al0.2Ga0.8N. Reducing the starting aluminum concentration of the graded layer to, for example, 33% may lead to cracking. Furthermore, reducing the starting aluminum concentration to 67% may lead to poor morphology. - An alternating stack of
nitride layers 54D andinterlayers 60D is formed on the gradedlayer 20D. In particular, afirst GaN layer 52D having a thickness of about 0.4 μm is formed on the graded layer 120, and then aninterlayer 60D and anitride layer 54D are formed on thefirst GaN layer 52D. Theinterlayer 60D may have a thickness of about 15 nm and may be grown at a temperature of about 800° C., while thenitride layer 54D may have a thickness of about 0.5 μm. The GaN layers may be grown at a relatively high growth rate of, for example, about 12 μm/hr. The stack including theinterlayer 60D and thenitride layer 54D may be repeated, for example, eight times to form a structure having a total thickness in excess of about 4 μm without cracking. Theinterlayers 60D may be doped with silicon at a concentration of about 2×1019 cm−3, and the nitride layers 54D may be doped with silicon at a concentration of about 4×1018 cm−3. - In some embodiments, the stack including the
interlayer 60D and the 0.5 μmthick nitride layer 54D may be repeated, for example, 16 times to form a structure having a total thickness in excess of about 8 μm without cracking. - Cracking may also be reduced by eliminating a temperature overshoot at high pressure before the start of epitaxial growth.
- The thickness of the interlayers 60 may also affect cracking of the resulting structure. For example, forming 20 nm interlayers 60 may result in an epiwafer having negative (compressive) bow with a crack free center, while forming 10 nm interlayers may result in an epiwafer having a positive (tensile) bow with a crack free center.
- Forming an additional GaN layer at higher temperature (e.g. +40° C.) on top of the
uppermost nitride layer 54D may lead to cracking. - Various growth and/or structural parameters of a semiconductor structure as described above may affect the resulting strain of the uppermost nitride layer. For example, the total thickness of the nitride layers 70, the period of the interlayer 60/nitride layer 54 pairs, the growth temperature of the nitride layers 54 and the growth temperature of the interlayer 60 may have an effect on the resulting strain in the structure.
- In general, the curvature of the resulting epiwafer (which is a result of strain in the epiwafer) may be a strong function of the total thickness of the structure and of the growth temperature of the nitride layers 54.
- The strain at the top of the epilayer may be a strong function of the period between interlayers, the growth temperature of the interlayers 60, and the growth temperature of the nitride layers 54.
- In particular, increasing the growth temperature of the interlayer (e.g. from 700° C. to 800° C.) may cause the uppermost nitride layer of the structure to be more tensile, while increasing the growth temperature of the nitride layers 54 (e.g. from 965° C. to 985° C.) may cause the uppermost nitride layer of the structure to be more compressively strained. Furthermore, increasing the period of the interlayer 60/nitride layer 54 pairs from 0.5 μm to 1 μm may cause the uppermost nitride layer of the structure to be more tensile strained.
- The dislocation density in the nitride layers 54 may be measured, for example, by atomic force microscopy (AFM). According to AFM, increasing the thickness of the nitride layers 54 may decrease the dislocation density, while increasing the growth temperature of the interlayer (e.g. from 700° C. to 800° C.) may increase the dislocation density. Dislocation defects may be measured, for example by performing AFM on a wafer sample and counting the number of defects in a predetermined area of the wafer.
- The PL intensity of the material may also be affected by various growth and/or structural properties. For example, increasing the total thickness of the
nitride layer 70 and/or increasing the thickness of the nitride layers 54 may increase the blue PL intensity of the material, while increasing the growth temperature of the nitride layers 54 and/or the interlayers 60 may decrease the blue PL intensity. In general, the blue PL intensity indicates structural defects in the material. Thus, it is generally desirable to reduce the blue PL intensity peak. - In contrast, it is generally desirable for nitride material to have a strong band-to-band (GaN) PL emission. The band-to-band PL emission may be most strongly affected by the growth temperature of the interlayers 60. In particular, increasing the interlayer growth temperature may decrease the band-to-band PL emission of the material.
-
FIG. 5 is a graph of curvature of a structure similar to the structure illustrated inFIG. 4 , except that the nucleation layer was 0.1 μm thick, thefirst GaN layer 52D was 0.6 μm thick, and theinterlayer 60D and thenitride layer 54D were repeated sixteen times to form a structure having a total thickness in excess of about 8 μm. In particular,FIG. 5 includes plots of wafer curvature and reflectance versus growth time that were obtained in situ during the growth of GaN on silicon. InFIG. 5 , curvature is measured on the rightmost vertical axis, while reflectance is measured on the leftmost vertical axis. Curvature that is more negative indicates that the material is under compressive stress, while curvature that is more positive indicates tensile stress. As shown inFIG. 5 , the structure exhibited substantial compressive stress. - As noted above, flowing silane may encourage the growth of more compressive layers than may otherwise be possible. For example,
FIGS. 6A and 6B show the effect on wafer curvature of growing nitride layers with and without silane pretreatment.Curve 505 ofFIG. 6A represents the curvature of a wafer grown without a silane preflow. As shown inFIG. 6A , the stress in the wafer without a silane preflow tends to be highly tensile. On the other hand,curve 507 ofFIG. 6B represents the curvature of a wafer grown with a 1× silane preflow (i.e. with a ratio of about 10−7:1 SiH4 to hydrogen carrier gas). As is apparent fromFIG. 6B , the stress in the wafer with the silane preflow was less tensile strained after growth, and in fact was compressively strained over a significant portion of the growth process. - However, flowing too much silane may result in poor morphology of the resulting structure. For example, a 1× silane flow may result in a smooth surface morphology, as shown in
FIG. 7A , while a 20× flow may result in an uneven surface, as shown inFIG. 7B . -
FIGS. 8A and 8B illustrate the effect on strain of changes in growth temperatures. In particular,FIGS. 8A and 8B are graphs of curvature of a structure similar to the structure illustrated inFIG. 4 , except that theinterlayer 60D and thenitride layer 54D were repeated four times with a 1 μm period to form a structure having a total thickness of about 4 μm. For the structure corresponding toFIG. 8A , the AlN nucleation layer 114 was grown at a temperature of about 700° C., while the nitride layers 54D were grown at a temperature of about 955° C. For the structure corresponding toFIG. 8B , theAlN interlayer 60D was grown at a temperature of about 800° C., while the nitride layers 54D were grown at a temperature of about 985° C. As shown inFIGS. 8A and 8B , the structure corresponding toFIG. 8A in which the layers were grown at lower temperature were slightly less compressively strained. -
FIGS. 9A and 9B illustrate the effect on strain of changes in interlayer thickness. In particular,FIGS. 9A and 9B are graphs of curvature of a structure similar to the structure illustrated inFIG. 4 , except that in the structure corresponding toFIG. 9A , theinterlayers 60D were 20 nm thick, while in the structure corresponding toFIG. 9B , theinterlayers 60D were 10 nm thick. As shown inFIGS. 9A and 9B , the structure corresponding toFIG. 9A in which the interlayers were 20 nm thick exhibited strong negative curvature indicating large compressive strain, while the strain in the structure corresponding toFIG. 9B in which the interlayers were 10 nm thick were less curved and had lower maximum strain during growth. -
FIGS. 10A-10C illustrate the effect of the presence of interlayers on the morphology of the structure.FIGS. 10A to 10C are Nomarski photographs of structures similar to the structure illustrated inFIG. 1 , except that in the structure corresponding toFIG. 10A , no interlayer was included, while in the structure corresponding toFIG. 10B , a single interlayer 60 was included in a 2 μmthick GaN layer 24, and in the structure corresponding toFIG. 10C , three interlayers 60 were included in a 2 μmthick GaN layer 24. As illustrated inFIGS. 10A to 10C , the presence of a single interlayer 60 made the surface of the structure smoother, but the presence of three interlayers 60 starts to make the surface more rough. - While curvature graphs such as those in
FIGS. 5 , 6A, 6B, 8A, 8B, 9A and 9B can be helpful in understanding stress in epi-wafers grown according to some embodiments of the invention, it is understood by those skilled in the art that causes such as random wafer cracking, non-specular surface morphology, and/or asymmetric wafer warp can produce anomalous or unexpected effects in curvature graphs, and that wafers grown under identical conditions can produce different and/or unexpected results. Thus, the curvature graphs presented herein are provided for illustrative purposes only. - In the drawings and specification, there have been disclosed typical embodiments of the invention, and, although specific terms have been employed, they have been used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
Claims (60)
Priority Applications (9)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/716,319 US8362503B2 (en) | 2007-03-09 | 2007-03-09 | Thick nitride semiconductor structures with interlayer structures |
EP19157300.5A EP3534393A1 (en) | 2007-03-09 | 2008-03-04 | Forming a nucleation layer on a silicon substrate |
CN201110133723.5A CN102208332B (en) | 2007-03-09 | 2008-03-04 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
PCT/US2008/002828 WO2008112096A2 (en) | 2007-03-09 | 2008-03-04 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
JP2009552706A JP4954298B2 (en) | 2007-03-09 | 2008-03-04 | Thick nitride semiconductor structure having an intermediate layer structure and method for manufacturing a thick nitride semiconductor structure |
CN2008800077858A CN101632152B (en) | 2007-03-09 | 2008-03-04 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
EP08726381.0A EP2064729B1 (en) | 2007-03-09 | 2008-03-04 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
JP2012016826A JP5702312B2 (en) | 2007-03-09 | 2012-01-30 | Method for manufacturing a thick nitride semiconductor structure |
US13/751,804 US9054017B2 (en) | 2007-03-09 | 2013-01-28 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/716,319 US8362503B2 (en) | 2007-03-09 | 2007-03-09 | Thick nitride semiconductor structures with interlayer structures |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/751,804 Continuation US9054017B2 (en) | 2007-03-09 | 2013-01-28 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080217645A1 true US20080217645A1 (en) | 2008-09-11 |
US8362503B2 US8362503B2 (en) | 2013-01-29 |
Family
ID=39473802
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/716,319 Active 2028-11-25 US8362503B2 (en) | 2007-03-09 | 2007-03-09 | Thick nitride semiconductor structures with interlayer structures |
US13/751,804 Active US9054017B2 (en) | 2007-03-09 | 2013-01-28 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/751,804 Active US9054017B2 (en) | 2007-03-09 | 2013-01-28 | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures |
Country Status (5)
Country | Link |
---|---|
US (2) | US8362503B2 (en) |
EP (2) | EP2064729B1 (en) |
JP (2) | JP4954298B2 (en) |
CN (2) | CN102208332B (en) |
WO (1) | WO2008112096A2 (en) |
Cited By (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080158645A1 (en) * | 2006-12-27 | 2008-07-03 | Chih-Wei Chiang | Aluminum fluoride films for microelectromechanical system applications |
US20090074646A1 (en) * | 2007-09-14 | 2009-03-19 | Qualcomm Mems Technologies, Inc. | Etching processes used in mems production |
CN101812725A (en) * | 2010-04-09 | 2010-08-25 | 中国科学院半导体研究所 | Growth method of phase-change nucleation in epitaxy of gallium nitride |
US20110012128A1 (en) * | 2008-03-25 | 2011-01-20 | Hacene Lahreche | Method for manufacturing a layer of gallium nitride or gallium and aluminum nitride |
WO2012089703A1 (en) * | 2010-12-26 | 2012-07-05 | Azzurro Semiconductors Ag | Group-iii-nitride based layer structure and semiconductor device |
US20120168753A1 (en) * | 2009-06-24 | 2012-07-05 | Nichia Corporation | Nitride semiconductor light emitting diode |
EP2538435A1 (en) * | 2010-02-16 | 2012-12-26 | NGK Insulators, Ltd. | Epitaxial substrate and method for producing same |
US20130001641A1 (en) * | 2011-06-30 | 2013-01-03 | Silexos Inc. | Defect Mitigation Structures For Semiconductor Devices |
JP2013033778A (en) * | 2011-07-29 | 2013-02-14 | Sumitomo Chemical Co Ltd | Semiconductor substrate and electronic device |
EP2565907A1 (en) * | 2010-04-28 | 2013-03-06 | NGK Insulators, Ltd. | Epitaxial substrate and method for producing epitaxial substrate |
EP2565928A1 (en) * | 2010-04-28 | 2013-03-06 | NGK Insulators, Ltd. | Epitaxial substrate and method for producing epitaxial substrate |
US20130062612A1 (en) * | 2011-09-08 | 2013-03-14 | Kabushiki Kaisha Toshiba | Nitride semiconductor device, nitride semiconductor wafer, and method for manufacturing nitride semiconductor layer |
US20130099202A1 (en) * | 2011-10-24 | 2013-04-25 | The Regents Of The University Of California | SUPPRESSION OF RELAXATION BY LIMITED AREA EPITAXY ON NON-C-PLANE (In,Al,B,Ga)N |
US8536059B2 (en) | 2007-02-20 | 2013-09-17 | Qualcomm Mems Technologies, Inc. | Equipment and methods for etching of MEMS |
WO2013139888A1 (en) | 2012-03-21 | 2013-09-26 | Freiberger Compound Materials Gmbh | Method for producing iii-n templates and the reprocessing thereof and iii-n template |
DE102012204553A1 (en) * | 2012-03-21 | 2013-09-26 | Freiberger Compound Materials Gmbh | Preparing template, comprises growing crystalline III-N-material on substrate, and depositing intermediate layer on substrate as mask material or in crystalline III-N material, where intermediate layer includes III-N-nucleation layer |
EP2700087A1 (en) * | 2011-04-18 | 2014-02-26 | Raytheon Company | Semiconductor structures having nucleation layer to prevent interfacial charge for column iii-v materials on column iv or column iv-iv materials |
WO2014053831A1 (en) * | 2012-10-02 | 2014-04-10 | Cambridge Enterprise Limited | Semiconductor material |
US8952419B2 (en) | 2010-09-28 | 2015-02-10 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
US20150111370A1 (en) * | 2013-10-17 | 2015-04-23 | Nanogan Limited | Crack-free gallium nitride materials |
EP2768013A4 (en) * | 2011-10-13 | 2015-05-20 | Tamura Seisakusho Kk | Crystal layered structure and method for manufacturing same, and semiconductor element |
US9184242B2 (en) | 2013-06-07 | 2015-11-10 | Kabushiki Kaisha Toshiba | Nitride semiconductor wafer, nitride semiconductor element, and method for manufacturing nitride semiconductor wafer |
EP2983195A1 (en) * | 2014-08-04 | 2016-02-10 | EpiGan NV | Semiconductor structure comprising an active semiconductor layer of the iii-v type on a buffer layer stack and method for producing semiconductor structure |
JP2016511537A (en) * | 2013-01-31 | 2016-04-14 | オスラム オプト セミコンダクターズ ゲゼルシャフト ミット ベシュレンクテル ハフツングOsram Opto Semiconductors GmbH | Semiconductor laminate and method for producing semiconductor laminate |
US9337381B2 (en) | 2013-10-21 | 2016-05-10 | Samsung Electronics Co., Ltd. | Semiconductor buffer structure, semiconductor device including the semiconductor buffer structure, and method of manufacturing the semiconductor device using the semiconductor buffer structure |
US20160155807A1 (en) * | 2010-11-16 | 2016-06-02 | Rohm Co., Ltd. | Nitride semiconductor element and nitride semiconductor package |
US9391145B2 (en) | 2014-01-15 | 2016-07-12 | Kabushiki Kaisha Toshiba | Nitride semiconductor element and nitride semiconductor wafer |
US9583575B2 (en) | 2013-01-14 | 2017-02-28 | Lg Siltron Inc. | Semiconductor substrate |
US9673284B2 (en) | 2012-11-21 | 2017-06-06 | Kabushiki Kaisha Toshiba | Nitride semiconductor device, nitride semiconductor wafer, and method for forming nitride semiconductor layer |
EP3336981A1 (en) * | 2016-12-13 | 2018-06-20 | Meijo University | Semiconductor multilayer film reflecting mirror, vertical cavity light-emitting element using the reflecting mirror, and methods for manufacturing the reflecting mirror and the element |
US20180374941A1 (en) * | 2017-06-21 | 2018-12-27 | Infineon Technologies Austria Ag | Method of Controlling Wafer Bow in a Type III-V Semiconductor Device |
EP3405970A4 (en) * | 2016-01-20 | 2019-09-11 | Massachusetts Institute of Technology | Fabrication of a device on a carrier substrate |
EP3708699A1 (en) * | 2013-02-15 | 2020-09-16 | AZUR SPACE Solar Power GmbH | P-d0ping of group-i i i-nitride buffer later structure on a heterosubstrate |
US20210005778A1 (en) * | 2019-01-31 | 2021-01-07 | Industrial Technology Research Institute | Composite substrate and light-emitting diode |
Families Citing this family (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI415295B (en) * | 2008-06-24 | 2013-11-11 | Advanced Optoelectronic Tech | Semiconductor device fabrication method and structure thereof |
JP5477685B2 (en) * | 2009-03-19 | 2014-04-23 | サンケン電気株式会社 | Semiconductor wafer, semiconductor element and manufacturing method thereof |
DE102009047881B4 (en) * | 2009-09-30 | 2022-03-03 | OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung | Process for producing an epitaxially produced layer structure |
JP5614130B2 (en) * | 2010-06-30 | 2014-10-29 | 住友電気工業株式会社 | Manufacturing method of semiconductor device |
KR101904048B1 (en) * | 2011-12-26 | 2018-10-04 | 엘지이노텍 주식회사 | Light-emitting device |
JP2013145782A (en) * | 2012-01-13 | 2013-07-25 | Sharp Corp | Epitaxial wafer for hetero-junction field effect transistor |
JP5228122B1 (en) * | 2012-03-08 | 2013-07-03 | 株式会社東芝 | Nitride semiconductor device and nitride semiconductor wafer |
KR20130137773A (en) * | 2012-06-08 | 2013-12-18 | 엘지이노텍 주식회사 | Semiconductor device |
KR20130140413A (en) * | 2012-06-14 | 2013-12-24 | 엘지이노텍 주식회사 | Semiconductor device |
KR20140021746A (en) * | 2012-08-09 | 2014-02-20 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
JP5425284B1 (en) | 2012-09-21 | 2014-02-26 | 株式会社東芝 | Semiconductor wafer, semiconductor device, and method for manufacturing nitride semiconductor layer |
CN105264643B (en) * | 2012-12-18 | 2019-11-08 | 爱思开矽得荣株式会社 | Semiconductor substrate and its manufacturing method |
KR102066616B1 (en) * | 2013-05-09 | 2020-01-16 | 엘지이노텍 주식회사 | Semiconductor device |
JP6270536B2 (en) | 2013-06-27 | 2018-01-31 | 株式会社東芝 | Nitride semiconductor device, nitride semiconductor wafer, and method of forming nitride semiconductor layer |
WO2015181656A1 (en) * | 2014-05-27 | 2015-12-03 | The Silanna Group Pty Limited | Electronic devices comprising n-type and p-type superlattices |
JP6817072B2 (en) | 2014-05-27 | 2021-01-20 | シランナ・ユー・ブイ・テクノロジーズ・プライベート・リミテッドSilanna Uv Technologies Pte Ltd | Optoelectronic device |
KR102318317B1 (en) | 2014-05-27 | 2021-10-28 | 실라나 유브이 테크놀로지스 피티이 리미티드 | Advanced electronic device structures using semiconductor structures and superlattices |
US11322643B2 (en) | 2014-05-27 | 2022-05-03 | Silanna UV Technologies Pte Ltd | Optoelectronic device |
TWI550921B (en) | 2014-07-17 | 2016-09-21 | 嘉晶電子股份有限公司 | Nitride semiconductor structure |
TWI556466B (en) * | 2014-09-19 | 2016-11-01 | 錼創科技股份有限公司 | Nitride semiconductor structure |
CN105810725A (en) * | 2014-12-31 | 2016-07-27 | 中晟光电设备(上海)股份有限公司 | Silicon-based gallium nitride semiconductor wafer and manufacturing method thereof |
TWI566430B (en) | 2015-05-06 | 2017-01-11 | 嘉晶電子股份有限公司 | Nitride semiconductor structure |
US20160359004A1 (en) * | 2015-06-03 | 2016-12-08 | Veeco Instruments, Inc. | Stress control for heteroepitaxy |
US9806183B2 (en) | 2015-11-30 | 2017-10-31 | Veeco Instruments, Inc. | Stress control on thin silicon substrates |
KR102496037B1 (en) | 2016-01-20 | 2023-02-06 | 삼성전자주식회사 | method and apparatus for plasma etching |
US9917156B1 (en) | 2016-09-02 | 2018-03-13 | IQE, plc | Nucleation layer for growth of III-nitride structures |
US9818871B1 (en) * | 2016-10-20 | 2017-11-14 | Cisco Technology, Inc. | Defense layer against semiconductor device thinning |
JP6840352B2 (en) * | 2016-12-13 | 2021-03-10 | 学校法人 名城大学 | Semiconductor multilayer mirror, vertical resonator type light emitting element using this, and manufacturing method thereof |
JP6437083B2 (en) * | 2017-12-06 | 2018-12-12 | アルパッド株式会社 | Semiconductor wafer and semiconductor device |
JP6986645B1 (en) * | 2020-12-29 | 2021-12-22 | 京セラ株式会社 | Semiconductor substrates, semiconductor devices, electronic devices |
KR102675554B1 (en) * | 2022-06-29 | 2024-06-14 | 웨이브로드 주식회사 | Group 3 nitride semiconductor device template |
Citations (71)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US34861A (en) * | 1862-04-01 | Improved washing-machine | ||
US4301505A (en) * | 1979-06-27 | 1981-11-17 | Burroughs Corporation | Microprocessor having word and byte handling |
US4652998A (en) * | 1984-01-04 | 1987-03-24 | Bally Manufacturing Corporation | Video gaming system with pool prize structures |
US4946547A (en) * | 1989-10-13 | 1990-08-07 | Cree Research, Inc. | Method of preparing silicon carbide surfaces for crystal growth |
US5072122A (en) * | 1990-10-15 | 1991-12-10 | Kansas State University Research Foundation | Charge storage image device using persistent photoconductivity crystals |
US5101109A (en) * | 1990-10-15 | 1992-03-31 | Kansas State University Research Foundation | Persistent photoconductivity quenching effect crystals and electrical apparatus using same |
US5200022A (en) * | 1990-10-03 | 1993-04-06 | Cree Research, Inc. | Method of improving mechanically prepared substrate surfaces of alpha silicon carbide for deposition of beta silicon carbide thereon and resulting product |
US5210051A (en) * | 1990-03-27 | 1993-05-11 | Cree Research, Inc. | High efficiency light emitting diodes from bipolar gallium nitride |
US5367644A (en) * | 1991-04-30 | 1994-11-22 | Mitsubishi Denki Kabushiki Kaisha | Communication system |
US5379382A (en) * | 1991-04-22 | 1995-01-03 | Pilkington Micro-Electronics Limited | Uni and bi-directional signal transfer modes in peripheral controller and method of operating same |
US5393993A (en) * | 1993-12-13 | 1995-02-28 | Cree Research, Inc. | Buffer structure between silicon carbide and gallium nitride and resulting semiconductor devices |
US5523589A (en) * | 1994-09-20 | 1996-06-04 | Cree Research, Inc. | Vertical geometry light emitting diode with group III nitride active layer and extended lifetime |
US5559794A (en) * | 1993-09-09 | 1996-09-24 | Rockwell International Corporation | Telecommunication system with selective remote interface assembly and method |
US5572882A (en) * | 1995-07-21 | 1996-11-12 | Johnson Service Company | Low pressure air cycle cooling device |
US5611730A (en) * | 1995-04-25 | 1997-03-18 | Casino Data Systems | Progressive gaming system tailored for use in multiple remote sites: apparatus and method |
US5643086A (en) * | 1995-06-29 | 1997-07-01 | Silicon Gaming, Inc. | Electronic casino gaming apparatus with improved play capacity, authentication and security |
US5655961A (en) * | 1994-10-12 | 1997-08-12 | Acres Gaming, Inc. | Method for operating networked gaming devices |
US5670798A (en) * | 1995-03-29 | 1997-09-23 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same |
US5708838A (en) * | 1995-09-08 | 1998-01-13 | Iq Systems, Inc. | Distributed processing systems having a host processor and at least one object oriented processor |
US5721958A (en) * | 1995-04-11 | 1998-02-24 | Elonex I.P. Holdings | Apparatus and method for peripheral device control with integrated data compression |
US5759102A (en) * | 1996-02-12 | 1998-06-02 | International Game Technology | Peripheral device download method and apparatus |
US5760426A (en) * | 1995-12-11 | 1998-06-02 | Mitsubishi Denki Kabushiki Kaisha | Heteroepitaxial semiconductor device including silicon substrate, GaAs layer and GaN layer #13 |
US5790806A (en) * | 1996-04-03 | 1998-08-04 | Scientific-Atlanta, Inc. | Cable data network architecture |
US5797085A (en) * | 1995-04-28 | 1998-08-18 | U.S. Phillips Corporation | Wireless communication system for reliable communication between a group of apparatuses |
US5978920A (en) * | 1996-09-04 | 1999-11-02 | Samsung Electronics Co., Ltd. | Computer system having a function for intercepting lewd/violent programs and method for controlling access of such lewd/violent programs |
US6110041A (en) * | 1996-12-30 | 2000-08-29 | Walker Digital, Llc | Method and system for adapting gaming devices to playing preferences |
US6146916A (en) * | 1997-12-02 | 2000-11-14 | Murata Manufacturing Co., Ltd. | Method for forming a GaN-based semiconductor light emitting device |
US6177688B1 (en) * | 1998-11-24 | 2001-01-23 | North Carolina State University | Pendeoepitaxial gallium nitride semiconductor layers on silcon carbide substrates |
US6187606B1 (en) * | 1997-10-07 | 2001-02-13 | Cree, Inc. | Group III nitride photonic devices on silicon carbide substrates with conductive buffer interlayer structure |
US6211095B1 (en) * | 1998-12-23 | 2001-04-03 | Agilent Technologies, Inc. | Method for relieving lattice mismatch stress in semiconductor devices |
US6218280B1 (en) * | 1998-06-18 | 2001-04-17 | University Of Florida | Method and apparatus for producing group-III nitrides |
US6218680B1 (en) * | 1999-05-18 | 2001-04-17 | Cree, Inc. | Semi-insulating silicon carbide without vanadium domination |
US6233610B1 (en) * | 1997-08-27 | 2001-05-15 | Northern Telecom Limited | Communications network having management system architecture supporting reuse |
US6251014B1 (en) * | 1999-10-06 | 2001-06-26 | International Game Technology | Standard peripheral communication |
US6265289B1 (en) * | 1998-06-10 | 2001-07-24 | North Carolina State University | Methods of fabricating gallium nitride semiconductor layers by lateral growth from sidewalls into trenches, and gallium nitride semiconductor structures fabricated thereby |
US6270410B1 (en) * | 1999-02-10 | 2001-08-07 | Demar Michael | Remote controlled slot machines |
US20010035531A1 (en) * | 2000-03-24 | 2001-11-01 | Sanyo Electric Co., Ltd., | Nitride-based semiconductor device and manufacturing method thereof |
US6325850B1 (en) * | 1997-10-20 | 2001-12-04 | CENTRE NATIONAL DE LA RECHERCHé SCIENTIFIQUE (CNRS) | Method for producing a gallium nitride epitaxial layer |
US6375567B1 (en) * | 1998-04-28 | 2002-04-23 | Acres Gaming Incorporated | Method and apparatus for implementing in video a secondary game responsive to player interaction with a primary game |
US6394907B1 (en) * | 2000-04-28 | 2002-05-28 | International Game Technology | Cashless transaction clearinghouse |
US6394900B1 (en) * | 2000-01-05 | 2002-05-28 | International Game Technology | Slot reel peripheral device with a peripheral controller therein |
US20020074552A1 (en) * | 2000-12-14 | 2002-06-20 | Weeks T. Warren | Gallium nitride materials and methods |
US6410940B1 (en) * | 2000-06-15 | 2002-06-25 | Kansas State University Research Foundation | Micro-size LED and detector arrays for minidisplay, hyper-bright light emitting diodes, lighting, and UV detector and imaging sensor applications |
US6430164B1 (en) * | 1999-06-17 | 2002-08-06 | Cellport Systems, Inc. | Communications involving disparate protocol network/bus and device subsystems |
US6455870B1 (en) * | 1999-06-15 | 2002-09-24 | Arima Optoelectronics Corporation | Unipolar light emitting devices based on III-nitride semiconductor superlattices |
US20030006409A1 (en) * | 2001-07-06 | 2003-01-09 | Kabushiki Kaisha Toshiba | Nitride compound semiconductor element |
US6511377B1 (en) * | 1997-08-07 | 2003-01-28 | Casino Data Systems | Cashless gaming system: apparatus and method |
US20030070610A1 (en) * | 2000-03-02 | 2003-04-17 | Armin Dadgar | Method and device for producing group III-N, group III-V-N and metal-nitrogen component structures on Si substrates |
US6570192B1 (en) * | 1998-02-27 | 2003-05-27 | North Carolina State University | Gallium nitride semiconductor structures including lateral gallium nitride layers |
US20030111008A1 (en) * | 2000-08-22 | 2003-06-19 | Andre Strittmatter | Method for the epitaxy of (indium, aluminum, gallium) nitride on foreign substrates |
US6638170B1 (en) * | 2000-10-16 | 2003-10-28 | Igt | Gaming device network |
US6682423B2 (en) * | 2001-04-19 | 2004-01-27 | Igt | Open architecture communications in a gaming network |
US6775314B1 (en) * | 2001-11-29 | 2004-08-10 | Sandia Corporation | Distributed bragg reflector using AIGaN/GaN |
US6818061B2 (en) * | 2003-04-10 | 2004-11-16 | Honeywell International, Inc. | Method for growing single crystal GaN on silicon |
US6841001B2 (en) * | 2002-07-19 | 2005-01-11 | Cree, Inc. | Strain compensated semiconductor structures and methods of fabricating strain compensated semiconductor structures |
US20050025909A1 (en) * | 2001-12-21 | 2005-02-03 | Holger Jurgensen | Method for the production of III-V laser components |
US6875110B1 (en) * | 2000-10-17 | 2005-04-05 | Igt | Multi-system gaming terminal communication device |
US6906351B2 (en) * | 2003-08-05 | 2005-06-14 | University Of Florida Research Foundation, Inc. | Group III-nitride growth on Si substrate using oxynitride interlayer |
US6908387B2 (en) * | 2001-08-03 | 2005-06-21 | Igt | Player tracking communication mechanisms in a gaming machine |
US6967355B2 (en) * | 2003-10-22 | 2005-11-22 | University Of Florida Research Foundation, Inc. | Group III-nitride on Si using epitaxial BP buffer layer |
US20050285142A1 (en) * | 2004-06-28 | 2005-12-29 | Nitronex Corporation | Gallium nitride materials and methods associated with the same |
US20060006500A1 (en) * | 2004-07-07 | 2006-01-12 | Nitronex Corporation | III-nitride materials including low dislocation densities and methods associated with the same |
US7001791B2 (en) * | 2003-04-14 | 2006-02-21 | University Of Florida | GaN growth on Si using ZnO buffer layer |
US7078318B2 (en) * | 2001-12-21 | 2006-07-18 | Aixtron Ag | Method for depositing III-V semiconductor layers on a non-III-V substrate |
US20060191474A1 (en) * | 2005-02-02 | 2006-08-31 | Agency For Science, Technology And Research | Method and structure for fabricating III-V nitride layers on silicon substrates |
US7128786B2 (en) * | 2001-12-21 | 2006-10-31 | Aixtron Ag | Process for depositing III-V semiconductor layers on a non-III-V substrate |
US20060249748A1 (en) * | 2005-05-03 | 2006-11-09 | Nitronex Corporation | Gallium nitride material structures including substrates and methods associated with the same |
US20060286782A1 (en) * | 2005-06-20 | 2006-12-21 | Remigijus Gaska | Layer Growth Using Metal Film and/or Islands |
US7193784B2 (en) * | 2003-05-20 | 2007-03-20 | Kansas State University Research Foundation | Nitride microlens |
US7210819B2 (en) * | 2002-10-24 | 2007-05-01 | Ac Led Lighting L.L.C. | Light emitting diodes for high AC voltage operation and general lighting |
US7566576B2 (en) * | 2002-11-29 | 2009-07-28 | Sanken Electric Co., Ltd. | Gallium-containing light-emitting semiconductor device and method of fabrication |
Family Cites Families (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4866005A (en) | 1987-10-26 | 1989-09-12 | North Carolina State University | Sublimation of silicon carbide to produce large, device quality single crystals of silicon carbide |
JPH01155630A (en) | 1987-12-14 | 1989-06-19 | Fujitsu Ltd | Manufacture of semiconductor device |
US5104694A (en) * | 1989-04-21 | 1992-04-14 | Nippon Telephone & Telegraph Corporation | Selective chemical vapor deposition of a metallic film on the silicon surface |
US5292501A (en) | 1990-06-25 | 1994-03-08 | Degenhardt Charles R | Use of a carboxy-substituted polymer to inhibit plaque formation without tooth staining |
JP2987926B2 (en) * | 1990-11-20 | 1999-12-06 | 富士通株式会社 | Vapor growth method |
JPH05259091A (en) * | 1992-03-13 | 1993-10-08 | Toshiba Corp | Manufacture of semiconductor device |
JP3771952B2 (en) * | 1995-06-28 | 2006-05-10 | ソニー株式会社 | Method for growing single crystal III-V compound semiconductor layer, method for manufacturing light emitting element, and method for manufacturing transistor |
JPH09306844A (en) * | 1996-05-14 | 1997-11-28 | Sony Corp | Semiconductor device and manufacture thereof |
DE19725900C2 (en) | 1997-06-13 | 2003-03-06 | Dieter Bimberg | Process for the deposition of gallium nitride on silicon substrates |
JPH11135832A (en) | 1997-10-26 | 1999-05-21 | Toyoda Gosei Co Ltd | Gallium nitride group compound semiconductor and manufacture therefor |
JPH11145515A (en) | 1997-11-10 | 1999-05-28 | Mitsubishi Cable Ind Ltd | Gan semiconductor light-emitting element and manufacture thereof |
CA2321118C (en) | 1998-02-27 | 2008-06-03 | North Carolina State University | Methods of fabricating gallium nitride semiconductor layers by lateral overgrowth through masks, and gallium nitride semiconductor structures fabricated thereby |
JP2927768B1 (en) | 1998-03-26 | 1999-07-28 | 技術研究組合オングストロームテクノロジ研究機構 | Semiconductor device and manufacturing method thereof |
SG94712A1 (en) * | 1998-09-15 | 2003-03-18 | Univ Singapore | Method of fabricating group-iii nitride-based semiconductor device |
JP3470623B2 (en) * | 1998-11-26 | 2003-11-25 | ソニー株式会社 | Method for growing nitride III-V compound semiconductor, method for manufacturing semiconductor device, and semiconductor device |
US6295035B1 (en) | 1998-11-30 | 2001-09-25 | Raytheon Company | Circular direction finding antenna |
JP3748011B2 (en) * | 1999-06-11 | 2006-02-22 | 東芝セラミックス株式会社 | Si wafer for GaN semiconductor crystal growth, wafer for GaN light emitting device using the same, and manufacturing method thereof |
JP2001044124A (en) | 1999-07-28 | 2001-02-16 | Sony Corp | Formation of epitaxial layer |
JP2001127326A (en) * | 1999-08-13 | 2001-05-11 | Oki Electric Ind Co Ltd | Semiconductor substrate, method of manufacturing the same, solar cell using the same and manufacturing method thereof |
US6441393B2 (en) | 1999-11-17 | 2002-08-27 | Lumileds Lighting U.S., Llc | Semiconductor devices with selectively doped III-V nitride layers |
CN1292494C (en) * | 2000-04-26 | 2006-12-27 | 奥斯兰姆奥普托半导体有限责任公司 | Radiation-emitting semiconductor element and method for producing same |
DE10025871A1 (en) * | 2000-05-25 | 2001-12-06 | Wacker Siltronic Halbleitermat | Epitaxial semiconductor wafer and method for its production |
JP2002008994A (en) * | 2000-06-22 | 2002-01-11 | Ulvac Japan Ltd | Manufacturing method for thin film |
KR100762863B1 (en) | 2000-06-30 | 2007-10-08 | 주식회사 하이닉스반도체 | METHOD OF FABRICATING COPPER-LINE UTILIZED Ti-Si-N FILM FOR PREVENTING DIFFUSION |
US6610144B2 (en) * | 2000-07-21 | 2003-08-26 | The Regents Of The University Of California | Method to reduce the dislocation density in group III-nitride films |
JP4554803B2 (en) * | 2000-12-04 | 2010-09-29 | 独立行政法人理化学研究所 | Low dislocation buffer, method for producing the same, and device having low dislocation buffer |
JP2003218045A (en) * | 2001-03-28 | 2003-07-31 | Ngk Insulators Ltd | Method of manufacturing iii nitride film |
US6630692B2 (en) | 2001-05-29 | 2003-10-07 | Lumileds Lighting U.S., Llc | III-Nitride light emitting devices with low driving voltage |
JP5013238B2 (en) * | 2001-09-11 | 2012-08-29 | 信越半導体株式会社 | Semiconductor multilayer structure |
DE10151092B4 (en) | 2001-10-13 | 2012-10-04 | Azzurro Semiconductors Ag | Method for producing planar and crack-free Group III nitride-based light emitting structures on silicon substrate |
JP2004014674A (en) * | 2002-06-05 | 2004-01-15 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor structure |
JP2004179452A (en) | 2002-11-28 | 2004-06-24 | Shin Etsu Handotai Co Ltd | Hetero epitaxial wafer |
US7098487B2 (en) * | 2002-12-27 | 2006-08-29 | General Electric Company | Gallium nitride crystal and method of making same |
DE10354389B3 (en) | 2003-11-20 | 2005-08-11 | Otto-Von-Guericke-Universität Magdeburg | Process for producing a nanoscale field effect transistor |
DE102004034341B4 (en) | 2004-07-10 | 2017-07-27 | Allos Semiconductors Gmbh | Group III nitride transistor structure with a p-channel |
CN1327486C (en) | 2004-07-21 | 2007-07-18 | 南京大学 | Growth GaN film on silicon substrate using hydride vapaur phase epitaxial method |
DE102004038573A1 (en) | 2004-08-06 | 2006-03-16 | Azzurro Semiconductors Ag | Epitaxially growing thick tear-free group III nitride semiconductor layers used in the production of modern opto-electronic and electronic components comprises using an aluminum-containing group III nitride intermediate layer |
JP2006222402A (en) * | 2005-02-14 | 2006-08-24 | Toshiba Ceramics Co Ltd | Gallium nitride system compound semiconductor and method for manufacturing the same |
US8575651B2 (en) | 2005-04-11 | 2013-11-05 | Cree, Inc. | Devices having thick semi-insulating epitaxial gallium nitride layer |
JP5023318B2 (en) | 2005-05-19 | 2012-09-12 | 国立大学法人三重大学 | 3-5 nitride semiconductor multilayer substrate, 3-5 nitride semiconductor free-standing substrate manufacturing method, and semiconductor device |
US7585769B2 (en) * | 2006-05-05 | 2009-09-08 | Applied Materials, Inc. | Parasitic particle suppression in growth of III-V nitride films using MOCVD and HVPE |
US7687349B2 (en) * | 2006-10-30 | 2010-03-30 | Atmel Corporation | Growth of silicon nanodots having a metallic coating using gaseous precursors |
-
2007
- 2007-03-09 US US11/716,319 patent/US8362503B2/en active Active
-
2008
- 2008-03-04 CN CN201110133723.5A patent/CN102208332B/en active Active
- 2008-03-04 EP EP08726381.0A patent/EP2064729B1/en active Active
- 2008-03-04 EP EP19157300.5A patent/EP3534393A1/en active Pending
- 2008-03-04 WO PCT/US2008/002828 patent/WO2008112096A2/en active Application Filing
- 2008-03-04 JP JP2009552706A patent/JP4954298B2/en active Active
- 2008-03-04 CN CN2008800077858A patent/CN101632152B/en active Active
-
2012
- 2012-01-30 JP JP2012016826A patent/JP5702312B2/en active Active
-
2013
- 2013-01-28 US US13/751,804 patent/US9054017B2/en active Active
Patent Citations (78)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US34861A (en) * | 1862-04-01 | Improved washing-machine | ||
US4301505A (en) * | 1979-06-27 | 1981-11-17 | Burroughs Corporation | Microprocessor having word and byte handling |
US4652998A (en) * | 1984-01-04 | 1987-03-24 | Bally Manufacturing Corporation | Video gaming system with pool prize structures |
US4946547A (en) * | 1989-10-13 | 1990-08-07 | Cree Research, Inc. | Method of preparing silicon carbide surfaces for crystal growth |
US5210051A (en) * | 1990-03-27 | 1993-05-11 | Cree Research, Inc. | High efficiency light emitting diodes from bipolar gallium nitride |
US5200022A (en) * | 1990-10-03 | 1993-04-06 | Cree Research, Inc. | Method of improving mechanically prepared substrate surfaces of alpha silicon carbide for deposition of beta silicon carbide thereon and resulting product |
US5101109A (en) * | 1990-10-15 | 1992-03-31 | Kansas State University Research Foundation | Persistent photoconductivity quenching effect crystals and electrical apparatus using same |
US5072122A (en) * | 1990-10-15 | 1991-12-10 | Kansas State University Research Foundation | Charge storage image device using persistent photoconductivity crystals |
US5379382A (en) * | 1991-04-22 | 1995-01-03 | Pilkington Micro-Electronics Limited | Uni and bi-directional signal transfer modes in peripheral controller and method of operating same |
US5367644A (en) * | 1991-04-30 | 1994-11-22 | Mitsubishi Denki Kabushiki Kaisha | Communication system |
US5559794A (en) * | 1993-09-09 | 1996-09-24 | Rockwell International Corporation | Telecommunication system with selective remote interface assembly and method |
US5393993A (en) * | 1993-12-13 | 1995-02-28 | Cree Research, Inc. | Buffer structure between silicon carbide and gallium nitride and resulting semiconductor devices |
US5523589A (en) * | 1994-09-20 | 1996-06-04 | Cree Research, Inc. | Vertical geometry light emitting diode with group III nitride active layer and extended lifetime |
US5741183A (en) * | 1994-10-12 | 1998-04-21 | Acres Gaming Inc. | Method and apparatus for operating networked gaming devices |
US5655961A (en) * | 1994-10-12 | 1997-08-12 | Acres Gaming, Inc. | Method for operating networked gaming devices |
US5836817A (en) * | 1994-10-12 | 1998-11-17 | Acres Gaming, Inc. | Method and apparatus for operating networked gaming devices |
US5752882A (en) * | 1994-10-12 | 1998-05-19 | Acres Gaming Inc. | Method and apparatus for operating networked gaming devices |
US5820459A (en) * | 1994-10-12 | 1998-10-13 | Acres Gaming, Inc. | Method and apparatus for operating networked gaming devices |
US5670798A (en) * | 1995-03-29 | 1997-09-23 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same |
US5721958A (en) * | 1995-04-11 | 1998-02-24 | Elonex I.P. Holdings | Apparatus and method for peripheral device control with integrated data compression |
US5611730A (en) * | 1995-04-25 | 1997-03-18 | Casino Data Systems | Progressive gaming system tailored for use in multiple remote sites: apparatus and method |
US5797085A (en) * | 1995-04-28 | 1998-08-18 | U.S. Phillips Corporation | Wireless communication system for reliable communication between a group of apparatuses |
US5643086A (en) * | 1995-06-29 | 1997-07-01 | Silicon Gaming, Inc. | Electronic casino gaming apparatus with improved play capacity, authentication and security |
US5572882A (en) * | 1995-07-21 | 1996-11-12 | Johnson Service Company | Low pressure air cycle cooling device |
US5708838A (en) * | 1995-09-08 | 1998-01-13 | Iq Systems, Inc. | Distributed processing systems having a host processor and at least one object oriented processor |
US5760426A (en) * | 1995-12-11 | 1998-06-02 | Mitsubishi Denki Kabushiki Kaisha | Heteroepitaxial semiconductor device including silicon substrate, GaAs layer and GaN layer #13 |
US5759102A (en) * | 1996-02-12 | 1998-06-02 | International Game Technology | Peripheral device download method and apparatus |
US5790806A (en) * | 1996-04-03 | 1998-08-04 | Scientific-Atlanta, Inc. | Cable data network architecture |
US5978920A (en) * | 1996-09-04 | 1999-11-02 | Samsung Electronics Co., Ltd. | Computer system having a function for intercepting lewd/violent programs and method for controlling access of such lewd/violent programs |
US6110041A (en) * | 1996-12-30 | 2000-08-29 | Walker Digital, Llc | Method and system for adapting gaming devices to playing preferences |
US6511377B1 (en) * | 1997-08-07 | 2003-01-28 | Casino Data Systems | Cashless gaming system: apparatus and method |
US6233610B1 (en) * | 1997-08-27 | 2001-05-15 | Northern Telecom Limited | Communications network having management system architecture supporting reuse |
US6187606B1 (en) * | 1997-10-07 | 2001-02-13 | Cree, Inc. | Group III nitride photonic devices on silicon carbide substrates with conductive buffer interlayer structure |
US6325850B1 (en) * | 1997-10-20 | 2001-12-04 | CENTRE NATIONAL DE LA RECHERCHé SCIENTIFIQUE (CNRS) | Method for producing a gallium nitride epitaxial layer |
US6146916A (en) * | 1997-12-02 | 2000-11-14 | Murata Manufacturing Co., Ltd. | Method for forming a GaN-based semiconductor light emitting device |
US6570192B1 (en) * | 1998-02-27 | 2003-05-27 | North Carolina State University | Gallium nitride semiconductor structures including lateral gallium nitride layers |
US6375567B1 (en) * | 1998-04-28 | 2002-04-23 | Acres Gaming Incorporated | Method and apparatus for implementing in video a secondary game responsive to player interaction with a primary game |
US6265289B1 (en) * | 1998-06-10 | 2001-07-24 | North Carolina State University | Methods of fabricating gallium nitride semiconductor layers by lateral growth from sidewalls into trenches, and gallium nitride semiconductor structures fabricated thereby |
US6218280B1 (en) * | 1998-06-18 | 2001-04-17 | University Of Florida | Method and apparatus for producing group-III nitrides |
US6350666B2 (en) * | 1998-06-18 | 2002-02-26 | University Of Florida | Method and apparatus for producing group-III nitrides |
US6177688B1 (en) * | 1998-11-24 | 2001-01-23 | North Carolina State University | Pendeoepitaxial gallium nitride semiconductor layers on silcon carbide substrates |
US6211095B1 (en) * | 1998-12-23 | 2001-04-03 | Agilent Technologies, Inc. | Method for relieving lattice mismatch stress in semiconductor devices |
US6270410B1 (en) * | 1999-02-10 | 2001-08-07 | Demar Michael | Remote controlled slot machines |
US6218680B1 (en) * | 1999-05-18 | 2001-04-17 | Cree, Inc. | Semi-insulating silicon carbide without vanadium domination |
US6455870B1 (en) * | 1999-06-15 | 2002-09-24 | Arima Optoelectronics Corporation | Unipolar light emitting devices based on III-nitride semiconductor superlattices |
US6430164B1 (en) * | 1999-06-17 | 2002-08-06 | Cellport Systems, Inc. | Communications involving disparate protocol network/bus and device subsystems |
US6251014B1 (en) * | 1999-10-06 | 2001-06-26 | International Game Technology | Standard peripheral communication |
US6394900B1 (en) * | 2000-01-05 | 2002-05-28 | International Game Technology | Slot reel peripheral device with a peripheral controller therein |
US20030070610A1 (en) * | 2000-03-02 | 2003-04-17 | Armin Dadgar | Method and device for producing group III-N, group III-V-N and metal-nitrogen component structures on Si substrates |
US20010035531A1 (en) * | 2000-03-24 | 2001-11-01 | Sanyo Electric Co., Ltd., | Nitride-based semiconductor device and manufacturing method thereof |
US6394907B1 (en) * | 2000-04-28 | 2002-05-28 | International Game Technology | Cashless transaction clearinghouse |
US6410940B1 (en) * | 2000-06-15 | 2002-06-25 | Kansas State University Research Foundation | Micro-size LED and detector arrays for minidisplay, hyper-bright light emitting diodes, lighting, and UV detector and imaging sensor applications |
US20030111008A1 (en) * | 2000-08-22 | 2003-06-19 | Andre Strittmatter | Method for the epitaxy of (indium, aluminum, gallium) nitride on foreign substrates |
US6638170B1 (en) * | 2000-10-16 | 2003-10-28 | Igt | Gaming device network |
US6875110B1 (en) * | 2000-10-17 | 2005-04-05 | Igt | Multi-system gaming terminal communication device |
US6649287B2 (en) * | 2000-12-14 | 2003-11-18 | Nitronex Corporation | Gallium nitride materials and methods |
US20020074552A1 (en) * | 2000-12-14 | 2002-06-20 | Weeks T. Warren | Gallium nitride materials and methods |
US6682423B2 (en) * | 2001-04-19 | 2004-01-27 | Igt | Open architecture communications in a gaming network |
US20030006409A1 (en) * | 2001-07-06 | 2003-01-09 | Kabushiki Kaisha Toshiba | Nitride compound semiconductor element |
US6908387B2 (en) * | 2001-08-03 | 2005-06-21 | Igt | Player tracking communication mechanisms in a gaming machine |
US6775314B1 (en) * | 2001-11-29 | 2004-08-10 | Sandia Corporation | Distributed bragg reflector using AIGaN/GaN |
US7078318B2 (en) * | 2001-12-21 | 2006-07-18 | Aixtron Ag | Method for depositing III-V semiconductor layers on a non-III-V substrate |
US20050025909A1 (en) * | 2001-12-21 | 2005-02-03 | Holger Jurgensen | Method for the production of III-V laser components |
US7128786B2 (en) * | 2001-12-21 | 2006-10-31 | Aixtron Ag | Process for depositing III-V semiconductor layers on a non-III-V substrate |
US6841001B2 (en) * | 2002-07-19 | 2005-01-11 | Cree, Inc. | Strain compensated semiconductor structures and methods of fabricating strain compensated semiconductor structures |
US7210819B2 (en) * | 2002-10-24 | 2007-05-01 | Ac Led Lighting L.L.C. | Light emitting diodes for high AC voltage operation and general lighting |
US7566576B2 (en) * | 2002-11-29 | 2009-07-28 | Sanken Electric Co., Ltd. | Gallium-containing light-emitting semiconductor device and method of fabrication |
US6818061B2 (en) * | 2003-04-10 | 2004-11-16 | Honeywell International, Inc. | Method for growing single crystal GaN on silicon |
US7001791B2 (en) * | 2003-04-14 | 2006-02-21 | University Of Florida | GaN growth on Si using ZnO buffer layer |
US7193784B2 (en) * | 2003-05-20 | 2007-03-20 | Kansas State University Research Foundation | Nitride microlens |
US6906351B2 (en) * | 2003-08-05 | 2005-06-14 | University Of Florida Research Foundation, Inc. | Group III-nitride growth on Si substrate using oxynitride interlayer |
US6967355B2 (en) * | 2003-10-22 | 2005-11-22 | University Of Florida Research Foundation, Inc. | Group III-nitride on Si using epitaxial BP buffer layer |
US20050285141A1 (en) * | 2004-06-28 | 2005-12-29 | Piner Edwin L | Gallium nitride materials and methods associated with the same |
US20050285142A1 (en) * | 2004-06-28 | 2005-12-29 | Nitronex Corporation | Gallium nitride materials and methods associated with the same |
US20060006500A1 (en) * | 2004-07-07 | 2006-01-12 | Nitronex Corporation | III-nitride materials including low dislocation densities and methods associated with the same |
US20060191474A1 (en) * | 2005-02-02 | 2006-08-31 | Agency For Science, Technology And Research | Method and structure for fabricating III-V nitride layers on silicon substrates |
US20060249748A1 (en) * | 2005-05-03 | 2006-11-09 | Nitronex Corporation | Gallium nitride material structures including substrates and methods associated with the same |
US20060286782A1 (en) * | 2005-06-20 | 2006-12-21 | Remigijus Gaska | Layer Growth Using Metal Film and/or Islands |
Cited By (80)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080158645A1 (en) * | 2006-12-27 | 2008-07-03 | Chih-Wei Chiang | Aluminum fluoride films for microelectromechanical system applications |
US7535621B2 (en) * | 2006-12-27 | 2009-05-19 | Qualcomm Mems Technologies, Inc. | Aluminum fluoride films for microelectromechanical system applications |
US8536059B2 (en) | 2007-02-20 | 2013-09-17 | Qualcomm Mems Technologies, Inc. | Equipment and methods for etching of MEMS |
US20090074646A1 (en) * | 2007-09-14 | 2009-03-19 | Qualcomm Mems Technologies, Inc. | Etching processes used in mems production |
US20090071932A1 (en) * | 2007-09-14 | 2009-03-19 | Qualcomm Mems Technologies, Inc. | Etching processes used in mems production |
US20090101623A1 (en) * | 2007-09-14 | 2009-04-23 | Qualcomm Mems Technologies, Inc. | Etching processes used in mems production |
US8323516B2 (en) | 2007-09-14 | 2012-12-04 | Qualcomm Mems Technologies, Inc. | Etching processes used in MEMS production |
US8308962B2 (en) | 2007-09-14 | 2012-11-13 | Qualcomm Mems Technologies, Inc. | Etching processes used in MEMS production |
US20110012128A1 (en) * | 2008-03-25 | 2011-01-20 | Hacene Lahreche | Method for manufacturing a layer of gallium nitride or gallium and aluminum nitride |
US8283673B2 (en) | 2008-03-25 | 2012-10-09 | Soitec | Method for manufacturing a layer of gallium nitride or gallium and aluminum nitride |
US8093077B2 (en) | 2008-03-25 | 2012-01-10 | S.O.I.Tec Silicon On Insulator Technologies | Method for manufacturing a layer of gallium nitride or gallium and aluminum nitride |
US20120168753A1 (en) * | 2009-06-24 | 2012-07-05 | Nichia Corporation | Nitride semiconductor light emitting diode |
US9048385B2 (en) * | 2009-06-24 | 2015-06-02 | Nichia Corporation | Nitride semiconductor light emitting diode |
EP2538435A4 (en) * | 2010-02-16 | 2013-12-04 | Ngk Insulators Ltd | Epitaxial substrate and method for producing same |
EP2538435A1 (en) * | 2010-02-16 | 2012-12-26 | NGK Insulators, Ltd. | Epitaxial substrate and method for producing same |
CN101812725A (en) * | 2010-04-09 | 2010-08-25 | 中国科学院半导体研究所 | Growth method of phase-change nucleation in epitaxy of gallium nitride |
EP2565907A1 (en) * | 2010-04-28 | 2013-03-06 | NGK Insulators, Ltd. | Epitaxial substrate and method for producing epitaxial substrate |
EP2565928A1 (en) * | 2010-04-28 | 2013-03-06 | NGK Insulators, Ltd. | Epitaxial substrate and method for producing epitaxial substrate |
US8648351B2 (en) | 2010-04-28 | 2014-02-11 | Ngk Insulators, Ltd. | Epitaxial substrate and method for manufacturing epitaxial substrate |
US8946723B2 (en) | 2010-04-28 | 2015-02-03 | Ngk Insulators, Ltd. | Epitaxial substrate and method for manufacturing epitaxial substrate |
EP2565928A4 (en) * | 2010-04-28 | 2013-12-04 | Ngk Insulators Ltd | Epitaxial substrate and method for producing epitaxial substrate |
EP2565907A4 (en) * | 2010-04-28 | 2013-12-04 | Ngk Insulators Ltd | Epitaxial substrate and method for producing epitaxial substrate |
US20150118800A1 (en) * | 2010-09-28 | 2015-04-30 | Young-jo Tak | Semiconductor devices and methods of manufacturing the same |
US9449817B2 (en) * | 2010-09-28 | 2016-09-20 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
US8952419B2 (en) | 2010-09-28 | 2015-02-10 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
US9472623B2 (en) * | 2010-11-16 | 2016-10-18 | Rohm Co., Ltd. | Nitride semiconductor element and nitride semiconductor package |
US20160155807A1 (en) * | 2010-11-16 | 2016-06-02 | Rohm Co., Ltd. | Nitride semiconductor element and nitride semiconductor package |
US20180337041A1 (en) * | 2010-11-16 | 2018-11-22 | Rohm Co., Ltd. | Nitride semiconductor element and nitride semiconductor package |
US10062565B2 (en) | 2010-11-16 | 2018-08-28 | Rohm Co., Ltd. | Nitride semiconductor element and nitride semiconductor package |
US9905419B2 (en) | 2010-11-16 | 2018-02-27 | Rohm Co., Ltd. | Nitride semiconductor element and nitride semiconductor package |
WO2012089703A1 (en) * | 2010-12-26 | 2012-07-05 | Azzurro Semiconductors Ag | Group-iii-nitride based layer structure and semiconductor device |
EP2700087A1 (en) * | 2011-04-18 | 2014-02-26 | Raytheon Company | Semiconductor structures having nucleation layer to prevent interfacial charge for column iii-v materials on column iv or column iv-iv materials |
US20130001641A1 (en) * | 2011-06-30 | 2013-01-03 | Silexos Inc. | Defect Mitigation Structures For Semiconductor Devices |
US9105469B2 (en) * | 2011-06-30 | 2015-08-11 | Piquant Research Llc | Defect mitigation structures for semiconductor devices |
JP2013033778A (en) * | 2011-07-29 | 2013-02-14 | Sumitomo Chemical Co Ltd | Semiconductor substrate and electronic device |
US8785943B2 (en) * | 2011-09-08 | 2014-07-22 | Kabushiki Kaisha Toshiba | Nitride semiconductor device, nitride semiconductor wafer, and method for manufacturing nitride semiconductor layer |
US20130062612A1 (en) * | 2011-09-08 | 2013-03-14 | Kabushiki Kaisha Toshiba | Nitride semiconductor device, nitride semiconductor wafer, and method for manufacturing nitride semiconductor layer |
US9059077B2 (en) | 2011-10-13 | 2015-06-16 | Tamura Corporation | Crystal layered structure and method for manufacturing same, and semiconductor element |
EP2768013A4 (en) * | 2011-10-13 | 2015-05-20 | Tamura Seisakusho Kk | Crystal layered structure and method for manufacturing same, and semiconductor element |
US20130099202A1 (en) * | 2011-10-24 | 2013-04-25 | The Regents Of The University Of California | SUPPRESSION OF RELAXATION BY LIMITED AREA EPITAXY ON NON-C-PLANE (In,Al,B,Ga)N |
US10584427B2 (en) | 2012-03-21 | 2020-03-10 | Freiberger Compound Materials Gmbh | Processes for producing III-N single crystals, and III-N single crystal |
US10309037B2 (en) | 2012-03-21 | 2019-06-04 | Freiberger Compound Materials Gmbh | Method for producing III-N templates and the reprocessing thereof and III-N template |
DE102012204553B4 (en) | 2012-03-21 | 2021-12-30 | Freiberger Compound Materials Gmbh | Process for producing a template, template produced in this way, its use, process for producing III-N single crystals, process for producing III-N crystal wafers, their use and use of mask materials |
US9896779B2 (en) | 2012-03-21 | 2018-02-20 | Freiberger Compound Materials Gmbh | Method for producing III-N single crystals, and III-N single crystal |
DE102012204553A1 (en) * | 2012-03-21 | 2013-09-26 | Freiberger Compound Materials Gmbh | Preparing template, comprises growing crystalline III-N-material on substrate, and depositing intermediate layer on substrate as mask material or in crystalline III-N material, where intermediate layer includes III-N-nucleation layer |
US10883191B2 (en) | 2012-03-21 | 2021-01-05 | Freiberger Compound Materials Gmbh | Method for producing III-N templates and the reprocessing thereof and III-N template |
WO2013139888A1 (en) | 2012-03-21 | 2013-09-26 | Freiberger Compound Materials Gmbh | Method for producing iii-n templates and the reprocessing thereof and iii-n template |
US9705031B2 (en) | 2012-10-02 | 2017-07-11 | Intellec Limited | Semiconductor material |
CN104813441A (en) * | 2012-10-02 | 2015-07-29 | 因特莱克有限公司 | Semiconductor material |
WO2014053831A1 (en) * | 2012-10-02 | 2014-04-10 | Cambridge Enterprise Limited | Semiconductor material |
US9673284B2 (en) | 2012-11-21 | 2017-06-06 | Kabushiki Kaisha Toshiba | Nitride semiconductor device, nitride semiconductor wafer, and method for forming nitride semiconductor layer |
US9905656B2 (en) | 2013-01-14 | 2018-02-27 | Sk Siltron Co., Ltd. | Semiconductor substrate |
US9583575B2 (en) | 2013-01-14 | 2017-02-28 | Lg Siltron Inc. | Semiconductor substrate |
US9806224B2 (en) | 2013-01-31 | 2017-10-31 | Osram Opto Semiconductors Gmbh | Semiconductor layer sequence and method for producing a semiconductor layer sequence |
JP2017208554A (en) * | 2013-01-31 | 2017-11-24 | オスラム オプト セミコンダクターズ ゲゼルシャフト ミット ベシュレンクテル ハフツングOsram Opto Semiconductors GmbH | Semiconductor laminate |
JP2016511537A (en) * | 2013-01-31 | 2016-04-14 | オスラム オプト セミコンダクターズ ゲゼルシャフト ミット ベシュレンクテル ハフツングOsram Opto Semiconductors GmbH | Semiconductor laminate and method for producing semiconductor laminate |
EP3708699A1 (en) * | 2013-02-15 | 2020-09-16 | AZUR SPACE Solar Power GmbH | P-d0ping of group-i i i-nitride buffer later structure on a heterosubstrate |
US9362115B2 (en) | 2013-06-07 | 2016-06-07 | Kabushiki Kaisha Toshiba | Nitride semiconductor wafer, nitride semiconductor element, and method for manufacturing nitride semiconductor wafer |
US9184242B2 (en) | 2013-06-07 | 2015-11-10 | Kabushiki Kaisha Toshiba | Nitride semiconductor wafer, nitride semiconductor element, and method for manufacturing nitride semiconductor wafer |
US9472720B2 (en) | 2013-06-07 | 2016-10-18 | Kabushiki Kaisha Toshiba | Nitride semiconductor wafer, nitride semiconductor element, and method for manufacturing nitride semiconductor wafer |
US20150111370A1 (en) * | 2013-10-17 | 2015-04-23 | Nanogan Limited | Crack-free gallium nitride materials |
TWI684203B (en) * | 2013-10-17 | 2020-02-01 | 英商奈米根有限公司 | Crack-free gallium nitride materials |
US9337381B2 (en) | 2013-10-21 | 2016-05-10 | Samsung Electronics Co., Ltd. | Semiconductor buffer structure, semiconductor device including the semiconductor buffer structure, and method of manufacturing the semiconductor device using the semiconductor buffer structure |
US9391145B2 (en) | 2014-01-15 | 2016-07-12 | Kabushiki Kaisha Toshiba | Nitride semiconductor element and nitride semiconductor wafer |
EP2983195A1 (en) * | 2014-08-04 | 2016-02-10 | EpiGan NV | Semiconductor structure comprising an active semiconductor layer of the iii-v type on a buffer layer stack and method for producing semiconductor structure |
US9991346B2 (en) | 2014-08-04 | 2018-06-05 | Epigan Nv | Semiconductor structure comprising an active semiconductor layer of the III-V type on a buffer layer stack and method for producing semiconductor structure |
WO2016020196A1 (en) * | 2014-08-04 | 2016-02-11 | Epigan Nv | Semiconductor structure comprising an active semiconductor layer of the iii-v type on a buffer layer stack and method for producing semiconductor structure |
KR20170041227A (en) * | 2014-08-04 | 2017-04-14 | 에피간 엔브이 | Semiconductor structure comprising an active semiconductor layer of the iii-v type on a buffer layer stack and method for producing semiconductor structure |
TWI655790B (en) * | 2014-08-04 | 2019-04-01 | 比利時商艾彼干公司 | Semiconductor structure comprising an active semiconductor layer of the iii-v type on a buffer layer stack and method for producing semiconductor structure |
KR101899742B1 (en) | 2014-08-04 | 2018-09-17 | 에피간 엔브이 | Semiconductor structure comprising an active semiconductor layer of the iii-v type on a buffer layer stack and method for producing semiconductor structure |
EP3405970A4 (en) * | 2016-01-20 | 2019-09-11 | Massachusetts Institute of Technology | Fabrication of a device on a carrier substrate |
US10672608B2 (en) | 2016-01-20 | 2020-06-02 | Massachusetts Institute Of Technology | Fabrication of a device on a carrier substrate |
EP3336981A1 (en) * | 2016-12-13 | 2018-06-20 | Meijo University | Semiconductor multilayer film reflecting mirror, vertical cavity light-emitting element using the reflecting mirror, and methods for manufacturing the reflecting mirror and the element |
US10411438B2 (en) * | 2016-12-13 | 2019-09-10 | Stanley Electric Co., Ltd. | Semiconductor multilayer film reflecting mirror, vertical cavity light-emitting element using the reflecting mirror, and methods for manufacturing the reflecting mirror and the element |
US10720520B2 (en) * | 2017-06-21 | 2020-07-21 | Infineon Technologies Austria Ag | Method of controlling wafer bow in a type III-V semiconductor device |
US20180374941A1 (en) * | 2017-06-21 | 2018-12-27 | Infineon Technologies Austria Ag | Method of Controlling Wafer Bow in a Type III-V Semiconductor Device |
US11387355B2 (en) | 2017-06-21 | 2022-07-12 | Infineon Technologies Austria Ag | Method of controlling wafer bow in a type III-V semiconductor device |
US12080785B2 (en) | 2017-06-21 | 2024-09-03 | Infineon Technologies Austria Ag | Method of controlling wafer bow in a type III-V semiconductor device |
US20210005778A1 (en) * | 2019-01-31 | 2021-01-07 | Industrial Technology Research Institute | Composite substrate and light-emitting diode |
US11688825B2 (en) * | 2019-01-31 | 2023-06-27 | Industrial Technology Research Institute | Composite substrate and light-emitting diode |
Also Published As
Publication number | Publication date |
---|---|
EP2064729B1 (en) | 2019-04-24 |
WO2008112096A3 (en) | 2009-03-05 |
CN101632152A (en) | 2010-01-20 |
WO2008112096A2 (en) | 2008-09-18 |
JP2012094905A (en) | 2012-05-17 |
CN102208332A (en) | 2011-10-05 |
JP4954298B2 (en) | 2012-06-13 |
EP2064729A2 (en) | 2009-06-03 |
US9054017B2 (en) | 2015-06-09 |
JP5702312B2 (en) | 2015-04-15 |
US8362503B2 (en) | 2013-01-29 |
CN101632152B (en) | 2011-07-13 |
JP2010521064A (en) | 2010-06-17 |
EP3534393A1 (en) | 2019-09-04 |
US20130221327A1 (en) | 2013-08-29 |
CN102208332B (en) | 2014-08-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9054017B2 (en) | Thick nitride semiconductor structures with interlayer structures and methods of fabricating thick nitride semiconductor structures | |
US8324005B2 (en) | Methods of fabricating nitride semiconductor structures with interlayer structures | |
JP5639248B2 (en) | Semiconductor heterostructures with reduced dislocation pileup and related methods | |
US7352015B2 (en) | Gallium nitride materials and methods associated with the same | |
US8986448B2 (en) | Method of manufacturing single crystal 3C-SiC substrate and single crystal 3C-SiC substrate obtained from the manufacturing method | |
JP2006193348A (en) | Group iii nitride semiconductor substrate and its manufacturing method | |
US10192739B2 (en) | Layered semiconductor substrate with reduced bow having a group III nitride layer and method for manufacturing it | |
JP7182172B2 (en) | Group III nitride semiconductor device | |
KR101094409B1 (en) | Preparation of single crystalline gallium nitride thick film | |
JP2009117864A (en) | Group iii nitride semiconductor substrate | |
JP2009208989A (en) | Compound semiconductor substrate and method for producing the same | |
Dumiszewska et al. | Problems with cracking of Al x Ga 1-x N layers. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CREE, INC., NORTH CAROLINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SAXLER, ADAM WILLIAM;BURK, ALBERT AUGUSTUS, JR.;REEL/FRAME:020400/0660 Effective date: 20070312 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: U.S. BANK TRUST COMPANY, NATIONAL ASSOCIATION, NORTH CAROLINA Free format text: SECURITY INTEREST;ASSIGNOR:WOLFSPEED, INC.;REEL/FRAME:064185/0755 Effective date: 20230623 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |