TWI819644B - 增進打線接合承受力之晶片封裝的凸塊結構 - Google Patents
增進打線接合承受力之晶片封裝的凸塊結構 Download PDFInfo
- Publication number
- TWI819644B TWI819644B TW111121072A TW111121072A TWI819644B TW I819644 B TWI819644 B TW I819644B TW 111121072 A TW111121072 A TW 111121072A TW 111121072 A TW111121072 A TW 111121072A TW I819644 B TWI819644 B TW I819644B
- Authority
- TW
- Taiwan
- Prior art keywords
- chip
- bump
- layer
- wire bonding
- pad
- Prior art date
Links
- 229910000679 solder Inorganic materials 0.000 claims abstract description 18
- 229910052751 metal Inorganic materials 0.000 claims abstract description 9
- 239000002184 metal Substances 0.000 claims abstract description 9
- 239000010410 layer Substances 0.000 claims description 70
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 46
- 239000010931 gold Substances 0.000 claims description 38
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 27
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 20
- 229910052737 gold Inorganic materials 0.000 claims description 20
- 229910052759 nickel Inorganic materials 0.000 claims description 16
- 235000012431 wafers Nutrition 0.000 claims description 16
- 229910052763 palladium Inorganic materials 0.000 claims description 9
- 239000011241 protective layer Substances 0.000 claims description 7
- 239000013078 crystal Substances 0.000 claims description 6
- 238000005476 soldering Methods 0.000 claims description 6
- 230000015572 biosynthetic process Effects 0.000 claims description 4
- 230000006378 damage Effects 0.000 claims 1
- 238000004519 manufacturing process Methods 0.000 abstract description 14
- 238000004806 packaging method and process Methods 0.000 description 9
- 238000010586 diagram Methods 0.000 description 5
- 238000003466 welding Methods 0.000 description 5
- 230000009286 beneficial effect Effects 0.000 description 4
- 238000009826 distribution Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
- H01L23/3171—Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02373—Layout of the redistribution layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02375—Top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05008—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body, e.g.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05026—Disposition the internal layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05083—Three-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05164—Palladium [Pd] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
- H01L2224/13082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48105—Connecting bonding areas at different heights
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48464—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73207—Bump and wire connectors
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
Abstract
一種增進打線接合承受力之晶片封裝的凸塊結構,其中該晶片封裝之至少一凸塊係一具有一定厚度的金屬堆疊結構體,且各該凸塊的整體厚度係設定為4.5~20微米(µm),藉此增進各該凸塊的結構強度以承受來自打線接合(Wire Bonding)作業或形成一第一銲點時所產生的正壓力,使該晶片之至少一內部線路不會因該正壓力而受到破壞,而使各該內部線路能容許通過或安排在該晶片之至少一晶墊(Die Pad)的下方,有效地解決製造端需重新安排晶片之內部線路的設計而導致製造端成本增加的問題,有利於降低製造端的成本。
Description
本發明係一種晶片封裝的凸塊結構,尤指一種增進打線接合承受力之晶片封裝的凸塊結構。
在晶片封裝領域中,欲使晶片封裝與電子元件電性連結,可藉由打線接合(Wire Bonding)之技藝來實現,即藉一銲線以在晶片封裝結構上形成一銲點與電子元件上形成另一銲點,以使晶片封裝結構與電子元件電性連結在一起。然而,當在進行打線接合作業時,現有的晶片封裝結構承受來自打線接合作業或形成該銲點時所產生的正壓力,使晶片之內部線路因該正壓力而受到破壞,而使內部線路不容易或無法通過或安排在晶片內的各晶墊的下方,為此,製造端需重新安排晶片之內部線路的設計,進而導致製造端成本增加。
因此,一種有效地解決製造端需重新安排晶片之內部線路的設計而導致製造端成本增加之問題的增進打線接合承受力之晶片封裝的凸塊結構,為目前相關產業之迫切期待者。
本發明之主要目的在於提供一種增進打線接合承受力之晶片封裝的凸塊結構,其中該晶片封裝之至少一凸塊係一具有一定厚度的金屬堆疊結構體,且各該凸塊的整體厚度係設定為4.5~20微米(µm),藉此增進各該凸塊的結構強度以承受來自打線接合(Wire Bonding)作業或形成一第一銲點時所產生的正壓力,使該晶片之至少一內部線路不會因該正壓力而受到破壞,而使各該內部線路能容許通過或安排在該晶片之至少一晶墊(Die Pad)的下方,有效地解決製造端需重新安排晶片之內部線路的設計而導致製造端成本增加的問題。
為達成上述目的,本發明提供一種增進打線接合承受力之晶片封裝的凸塊結構,該晶片封裝包含一晶片、至少一介電層及至少一凸塊;其中該晶片具有一第一表面及至少一內部線路,該第一表面上設有至少一晶墊(Die Pad)及至少一保護層,其中該晶片係由一晶圓上所分割下來形成;其中各該介電層係對應地覆蓋設於該晶片之該第一表面上,各該介電層具有至少一開口且各該開口與該晶片之各該晶墊位置對應;其中各該凸塊係設於各該介電層之各該開口內並向上露出,且各該凸塊係一層狀堆疊結構體且電性連結地設於該晶片之各該晶墊之頂面上;其中當在進行打線接合(Wire Bonding)作業時,藉一銲線以在各該凸塊上形成一第一銲點與一電子元件上形成一第二銲點,以使該晶片封裝與該電子元件電性連結在一起;該晶片封裝特徵在於:各該凸塊係一由各該晶墊之頂面上往上依序包括一鎳(Ni)層及一金(Au)層所組成且具有一定厚度的金屬堆疊結構體,其中各該凸塊的整體厚度係設定為4.5~20微米(µm),藉此增進各該凸塊的結構強度以承受來自打線接合作業或形成該第一銲點時所產生的正壓力,使該晶片之各該內部線路不會因該正壓力而受到破壞,而使各該內部線路能容許通過或安排在各該晶墊的下方,有利於降低製造端的成本。
在本發明一較佳實施例中,該金(Au)層在各該凸塊中的所佔的厚度為0.005~0.2微米(µm),其餘的各該凸塊厚度為該鎳(Ni)層的厚度。
為達成上述目的,本發明更提供一種增進打線接合承受力之晶片封裝的凸塊結構,該晶片封裝包含一晶片、至少一介電層及至少一凸塊;其中該晶片具有一第一表面及至少一內部線路,該第一表面上設有至少一晶墊(Die Pad)及至少一保護層,其中該晶片係由一晶圓上所分割下來形成;其中各該介電層係對應地覆蓋設於該晶片之該第一表面上,各該介電層具有至少一開口且各該開口與該晶片之各該晶墊位置對應;其中各該凸塊係設於各該介電層之各該開口內並向上露出,且各該凸塊係一層狀堆疊結構體且電性連結地設於該晶片之各該晶墊之頂面上;其中當在進行打線接合(Wire Bonding)作業時,藉一銲線以在各該凸塊上形成一第一銲點與一電子元件上形成一第二銲點,以使該晶片封裝與該電子元件電性連結在一起;其特徵在於:各該凸塊係一由各該晶墊之頂面上往上依序包括一鎳(Ni)層、一鈀(Pd)層及一金(Au)層所組成且具有一定厚度的金屬堆疊結構體,其中各該凸塊的整體厚度係設定為4.5~20微米(µm),藉此增進各該凸塊的結構強度以承受來自打線接合作業或形成該第一銲點時所產生的正壓力,使該晶片之各該內部線路不會因該正壓力而受到破壞,而使各該內部線路能容許通過或安排在各該晶墊的下方,有利於降低製造端的成本。
在本發明一較佳實施例中,該金(Au)層在各該凸塊中的所佔的厚度為0.005~0.2微米(µm),該鈀(Pd)層在各該凸塊中的所佔的厚度為0.005~0.3微米(µm),其餘的各該凸塊厚度為該鎳(Ni)層的厚度。
配合圖示,將本發明的結構及其技術特徵詳述如後,其中各圖示只用以說明本發明的結構關係及相關功能,因此各圖示中各元件的尺寸並非依實際比例畫製且非用以限制本發明。
參考圖1、3、5及6,本發明提供一種增進打線接合承受力之晶片封裝的凸塊結構,該晶片封裝1、1a包含一晶片10、至少一介電層20及至少一凸塊30;其中該晶片10具有一第一表面10a及至少一內部線路13,該第一表面10a上設有至少一晶墊(Die Pad)11及至少一保護層12,其中該晶片10係由一晶圓2上所分割下來形成(如圖2及4所示);其中各該介電層20係對應地覆蓋設於該晶片10之該第一表面10a上,各該介電層20具有至少一開口21且各該開口21與該晶片10之各該晶墊11位置對應;其中各該凸塊30係設於各該介電層20之各該開口21內並向上露出,且各該凸塊30係一層狀堆疊結構體且電性連結地設於該晶片10之各該晶墊11之頂面上;其中當在進行打線接合(Wire Bonding)作業時如圖1及3所示,藉一銲線3以在各該凸塊30上形成一第一銲點31與一電子元件4上形成一第二銲點4a,以使該晶片封裝1、1a與該電子元件4電性連結在一起如圖1及3所示。
其中,各該內部線路13係包含13a陣列區(Array)、13b電路區(Circuitry area)或電路細胞元(Cell)(未圖示)但不限制如圖9及10所示。
根據本發明的各該凸塊30的組成該層狀堆疊結構體的組成材料或成分的不同,可進一步分為第一實施例(該晶片封裝1)及第二實施例(該晶片封裝1a)如圖1及3所示;其中該晶片10及各該介電層20在第一實施例(該晶片封裝1)中或第二實施例(該晶片封裝1a)中的結構構造或技術特徵上皆相同。
在圖1、2、5及7中所示之實施例為本發明之第一實施例(該晶片封裝1),在第一實施例中,各該凸塊30係一由各該晶墊11之頂面上往上依序包括一鎳(Ni)層32及一金(Au)層33所組成且具有一定厚度的金屬堆疊結構體如圖1及5所示,其中各該凸塊30的整體厚度係設定為4.5~20微米(µm)如圖7所示,藉此增進各該凸塊30的結構強度以承受來自打線接合作業或形成該第一銲點31時所產生的正壓力N如圖1所示,使該晶片10之各該內部線路13不會因該正壓力N(如圖1所示)而受到破壞,而使各該內部線路13能容許通過或安排在各該晶墊11的下方如圖1及10所示。
其中,該金(Au)層33在各該凸塊30中的所佔的厚度為0.005~0.2微米(µm)但不限制如圖7所示,其餘的各該凸塊30厚度為該鎳(Ni)層32的厚度,如此的比例分配能降低較高成本的該金(Au)層33之使用量,又能使各該凸塊30不失去一定的結構強度,有利於降低製造端成本。
在圖3、4、6及8中所示之實施例為本發明之第二實施例(該晶片封裝1a),在第二實施例中,各該凸塊30係一由各該晶墊11之頂面上往上依序包括一鎳(Ni)層32、一鈀(Pd)層34及一金(Au)層33所組成且具有一定厚度的金屬堆疊結構體如圖3及6所示,其中各該凸塊30的整體厚度係設定為4.5~20微米(µm)如圖8所示,藉此增進各該凸塊30的結構強度以承受來自打線接合作業或形成該第一銲點31時所產生的正壓力N如圖3所示,使該晶片10之各該內部線路13不會因該正壓力N(如圖3所示)而受到破壞,而使各該內部線路13能容許通過或安排在各該晶墊11的下方如圖3及10所示。
其中,該金(Au)層33在各該凸塊30中的所佔的厚度為0.005~0.2微米(µm)但不限制如圖8所示,該鈀(Pd)層34在各該凸塊30中的所佔的厚度為0.005~0.3微米(µm)但不限制如圖8所示,其餘的各該凸塊30厚度為該鎳(Ni)層32的厚度,如此的比例分配能降低較高成本的該金(Au)層33之使用量,又能使各該凸塊30不失去一定的結構強度,有利於降低製造端成本。
本發明與現有的晶片封裝結構相較,具有以下優點:
本發明的該晶片封裝1、1a(即第一實施例及第二實施例)之各該凸塊30係一具有一定厚度的金屬堆疊結構體,如上述第一實施例(如圖1、2、5及7所示)所揭示由該鎳(Ni)層32及該金(Au)層33、或第二實施例(如圖3、4、6及8所示)所揭示由該鎳(Ni)層32、該鈀(Pd)層34及金(Au)層33所組成,且各該凸塊30的整體厚度係設定為4.5~20微米(µm)如圖7及8所示,藉此增進各該凸塊30的結構強度以承受來自打線接合作業或形成該第一銲點31時所產生的正壓力N如圖1及3所示,使該晶片10之各該內部線路13不會因該正壓力N(如圖1及3所示)而受到破壞,而使各該內部線路13能容許通過或安排在該晶片10之各該晶墊11的下方如圖10所示,有效地解決製造端需重新安排晶片之內部線路的設計而導致製造端成本增加的問題,有利於降低製造端的成本。
以上該僅為本發明的優選實施例,對本發明而言僅是說明性的,而非限制性的;本領域普通技術人員理解,在本發明權利要求所限定的精神和範圍內可對其進行許多改變,修改,甚至等效變更,但都將落入本發明的保護範圍內。
1:晶片封裝
1a:晶片封裝
10:晶片
10a:第一表面
11:晶墊
12:保護層
13:內部線路
13a:陣列區
13b:電路區
20:介電層
21:開口
30:凸塊
31:第一銲點
32:鎳層
33:金層
34:鈀層
2:晶圓
3:銲線
4:電子元件
4a:第二銲點
圖1為本發明第一實施例之側視剖面平面示意圖。
圖2為第一實施例之晶片係由晶圓上所分割之側視剖面平面示意圖。
圖3為本發明第二實施例之側視剖面平面示意圖。
圖4為第二實施例之晶片係由晶圓上所分割之側視剖面平面示意圖。
圖5為第一實施例之晶片封裝之側視剖面平面示意圖。
圖6為第二實施例之晶片封裝之側視剖面平面示意圖。
圖7為圖5之局部放大示意圖。
圖8為圖6之局部放大示意圖。
圖9為本發明之內部線路之上視平面示意圖。
圖10為本發明之晶片封裝之上視平面示意圖。
1:晶片封裝
10:晶片
10a:第一表面
11:晶墊
12:保護層
13:內部線路
20:介電層
21:開口
30:凸塊
31:第一銲點
32:鎳層
33:金層
3:銲線
4:電子元件
4a:第二銲點
Claims (2)
- 一種增進打線接合承受力之晶片封裝的凸塊結構,該晶片封裝包含一晶片、至少一介電層及至少一凸塊;其中該晶片具有一第一表面及至少一內部線路,該第一表面上設有至少一晶墊(Die Pad)及至少一保護層,其中該晶片係由一晶圓上所分割下來形成;其中各該介電層係對應地覆蓋設於該晶片之該第一表面上,各該介電層具有至少一開口且各該開口與該晶片之各該晶墊位置對應;其中各該凸塊係設於各該介電層之各該開口內並向上露出,且各該凸塊係一層狀堆疊結構體且電性連結地設於該晶片之各該晶墊之頂面上;其中當在進行打線接合(Wire Bonding)作業時,藉一銲線以在各該凸塊上形成一第一銲點與一電子元件上形成一第二銲點,以使該晶片封裝與該電子元件電性連結在一起;其特徵在於:各該凸塊係一由各該晶墊之頂面上往上依序包括一鎳(Ni)層及一金(Au)層所組成且具有一定厚度的金屬堆疊結構體,其中各該凸塊的整體厚度係設定為4.5~20微米(μm),藉此增進各該凸塊的結構強度以承受來自打線接合作業或形成該第一銲點時所產生的正壓力,使該晶片之各該內部線路不會因該正壓力而受到破壞,而使各該內部線路能容許通過或安排在各該晶墊的下方;其中該金(Au)層在各該凸塊中的所佔的厚度為0.005≦金(Au)層<0.05微米(μm),其餘的各該凸塊厚度為該鎳(Ni)層的厚度。
- 一種增進打線接合承受力之晶片封裝的凸塊結構,該晶片封裝包含一晶片、至少一介電層及至少一凸塊;其中該晶片具有一第一表面及至少一內部線路,該第一表面上設有至少一晶墊(Die Pad)及至少一保護層,其中該晶片係由一晶圓上所分割下來形成;其中各該介電層係對應地覆蓋設於該晶片之該第一表面上,各該介電層具有至少一開口且各該開口與該晶片之各該 晶墊位置對應;其中各該凸塊係設於各該介電層之各該開口內並向上露出,且各該凸塊係一層狀堆疊結構體且電性連結地設於該晶片之各該晶墊之頂面上;其中當在進行打線接合(Wire Bonding)作業時,藉一銲線以在各該凸塊上形成一第一銲點與一電子元件上形成一第二銲點,以使該晶片封裝與該電子元件電性連結在一起;其特徵在於:各該凸塊係一由各該晶墊之頂面上往上依序包括一鎳(Ni)層、一鈀(Pd)層及一金(Au)層所組成且具有一定厚度的金屬堆疊結構體,其中各該凸塊的整體厚度係設定為4.5~20微米(μm),藉此增進各該凸塊的結構強度以承受來自打線接合作業或形成該第一銲點時所產生的正壓力,使該晶片之各該內部線路不會因該正壓力而受到破壞,而使各該內部線路能容許通過或安排在各該晶墊的下方;其中該金(Au)層及該鈀(Pd)層二者合起來的厚度總和在各該凸塊中的所佔的厚度為0.005≦金(Au)層及鈀(Pd)層<0.05微米(μm),其餘的各該凸塊厚度為該鎳(Ni)層的厚度。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW111121072A TWI819644B (zh) | 2022-06-07 | 2022-06-07 | 增進打線接合承受力之晶片封裝的凸塊結構 |
KR2020230001001U KR20230002362U (ko) | 2022-06-07 | 2023-05-18 | 와이어 본딩에서 더 높은 지지력을 갖는 칩 패키지의 범프 |
JP2023001932U JP3243076U (ja) | 2022-06-07 | 2023-06-05 | ワイヤボンディング耐久性を向上させるチップパッケージのバンプ構造 |
US18/206,591 US20230395537A1 (en) | 2022-06-07 | 2023-06-06 | Bump of chip package with higher bearing capacity in wire bonding |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW111121072A TWI819644B (zh) | 2022-06-07 | 2022-06-07 | 增進打線接合承受力之晶片封裝的凸塊結構 |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI819644B true TWI819644B (zh) | 2023-10-21 |
TW202349615A TW202349615A (zh) | 2023-12-16 |
Family
ID=87468657
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW111121072A TWI819644B (zh) | 2022-06-07 | 2022-06-07 | 增進打線接合承受力之晶片封裝的凸塊結構 |
Country Status (4)
Country | Link |
---|---|
US (1) | US20230395537A1 (zh) |
JP (1) | JP3243076U (zh) |
KR (1) | KR20230002362U (zh) |
TW (1) | TWI819644B (zh) |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140284790A1 (en) * | 2013-03-21 | 2014-09-25 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing the same |
-
2022
- 2022-06-07 TW TW111121072A patent/TWI819644B/zh active
-
2023
- 2023-05-18 KR KR2020230001001U patent/KR20230002362U/ko unknown
- 2023-06-05 JP JP2023001932U patent/JP3243076U/ja active Active
- 2023-06-06 US US18/206,591 patent/US20230395537A1/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140284790A1 (en) * | 2013-03-21 | 2014-09-25 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
KR20230002362U (ko) | 2023-12-14 |
TW202349615A (zh) | 2023-12-16 |
US20230395537A1 (en) | 2023-12-07 |
JP3243076U (ja) | 2023-08-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI278073B (en) | Semiconductor device | |
TWI596724B (zh) | Semiconductor device | |
KR100580970B1 (ko) | 반도체장치 | |
US7501707B2 (en) | Multichip semiconductor package | |
TWI555166B (zh) | 層疊式封裝件及其製法 | |
TW200427040A (en) | Chip structure and method for fabricating the same | |
US7821132B2 (en) | Contact pad and method of forming a contact pad for an integrated circuit | |
TWI480989B (zh) | 半導體封裝件及其製法 | |
TW201003877A (en) | Bond pad structure of integrated circuit | |
JP3898350B2 (ja) | 半導体装置 | |
US8338288B2 (en) | Method of manufacturing semiconductor device | |
KR101890711B1 (ko) | 범프 버퍼 스프링패드부를 포함하는 전자 소자의 패키지 및 제조 방법 | |
TW490839B (en) | Conducting wire layer structure | |
TWI819644B (zh) | 增進打線接合承受力之晶片封裝的凸塊結構 | |
JP2003068779A (ja) | 半導体装置及びその製造方法 | |
TWI419278B (zh) | 封裝基板及其製法 | |
TWI469288B (zh) | 凸塊化晶片結構及其應用之半導體覆晶裝置 | |
TWI810963B (zh) | 增進打線接合承受力之晶片封裝結構 | |
KR100712548B1 (ko) | 부양된 메탈라인을 갖는 웨이퍼 레벨 패키지 및 그 제조방법 | |
US8669555B2 (en) | Semiconductor device | |
CN218333784U (zh) | 增进打线接合承受力的芯片封装的凸块结构 | |
JP2010093106A (ja) | 半導体装置およびその製造方法 | |
TW201007917A (en) | Method for fabricating package structure of stacked chips | |
CN117293106A (zh) | 增进打线接合承受力的芯片封装的凸块结构 | |
TW202349581A (zh) | 晶片封裝結構 |