TWI370907B - A semiconductor device and a method of automatic fault-testing of logic blocks - Google Patents

A semiconductor device and a method of automatic fault-testing of logic blocks

Info

Publication number
TWI370907B
TWI370907B TW094132463A TW94132463A TWI370907B TW I370907 B TWI370907 B TW I370907B TW 094132463 A TW094132463 A TW 094132463A TW 94132463 A TW94132463 A TW 94132463A TW I370907 B TWI370907 B TW I370907B
Authority
TW
Taiwan
Prior art keywords
testing
chip
logic
automatic fault
semiconductor device
Prior art date
Application number
TW094132463A
Other languages
English (en)
Chinese (zh)
Other versions
TW200624843A (en
Inventor
Venkat Chary Mushirabad
Rajanatha Shettigara
Original Assignee
Tamiras Per Pte Ltd Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tamiras Per Pte Ltd Llc filed Critical Tamiras Per Pte Ltd Llc
Publication of TW200624843A publication Critical patent/TW200624843A/zh
Application granted granted Critical
Publication of TWI370907B publication Critical patent/TWI370907B/zh

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3177Testing of logic operation, e.g. by logic analysers
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3187Built-in tests
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3183Generation of test inputs, e.g. test vectors, patterns or sequences
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318552Clock circuits details

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Detection And Correction Of Errors (AREA)
  • For Increasing The Reliability Of Semiconductor Memories (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)
TW094132463A 2004-10-15 2005-09-20 A semiconductor device and a method of automatic fault-testing of logic blocks TWI370907B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US61920104P 2004-10-15 2004-10-15
US11/141,763 US7398443B2 (en) 2004-10-15 2005-05-31 Automatic fault-testing of logic blocks using internal at-speed logic-BIST

Publications (2)

Publication Number Publication Date
TW200624843A TW200624843A (en) 2006-07-16
TWI370907B true TWI370907B (en) 2012-08-21

Family

ID=35708890

Family Applications (1)

Application Number Title Priority Date Filing Date
TW094132463A TWI370907B (en) 2004-10-15 2005-09-20 A semiconductor device and a method of automatic fault-testing of logic blocks

Country Status (8)

Country Link
US (1) US7398443B2 (enExample)
EP (1) EP1647828B1 (enExample)
JP (1) JP5336692B2 (enExample)
KR (1) KR101268611B1 (enExample)
AT (1) ATE378608T1 (enExample)
DE (1) DE602005003302T2 (enExample)
SG (1) SG121944A1 (enExample)
TW (1) TWI370907B (enExample)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2044452A1 (en) * 2006-07-10 2009-04-08 Asterion, Inc. Digital waveform generation and measurement in automated test equipment
KR20080019078A (ko) * 2006-08-22 2008-03-03 삼성전자주식회사 순환 중복 검사를 이용한 테스트 방법 및 이를 이용하는디지털 장치
TWI312076B (en) 2006-10-19 2009-07-11 Via Tech Inc Apparatus and related method for chip i/o test
TWI304889B (en) 2006-10-26 2009-01-01 Via Tech Inc Method and related apparatus for testing chip
US8675076B2 (en) * 2009-07-21 2014-03-18 Qualcomm Incorporated System for embedded video test pattern generation
US20110029827A1 (en) * 2009-07-29 2011-02-03 International Business Machines Corporation Method, apparatus, and design structure for built-in self-test
US9222971B2 (en) * 2013-10-30 2015-12-29 Freescale Semiconductor, Inc. Functional path failure monitor
US9665934B2 (en) * 2014-10-28 2017-05-30 Texas Instruments Incorporated Apparatus for detecting faults in video frames of video sequence
KR102549438B1 (ko) * 2016-09-27 2023-06-29 삼성전자주식회사 순차 회로, 이를 포함하는 스캔 체인 회로 및 집적 회로
US20190197929A1 (en) * 2017-12-26 2019-06-27 Novatek Microelectronics Corp. Driving apparatus of display panel and operation method thereof
CN111782448A (zh) * 2020-07-01 2020-10-16 长沙景嘉微电子股份有限公司 芯片自检测方法、装置、芯片、显示系统及存储介质

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4513318A (en) * 1982-09-30 1985-04-23 Allied Corporation Programmable video test pattern generator for display systems
US5416784A (en) * 1991-10-28 1995-05-16 Sequoia Semiconductor Built-in self-test flip-flop with asynchronous input
JP3192225B2 (ja) * 1992-07-15 2001-07-23 松下電工株式会社 クロック信号・同期リセット信号発生回路
EP0642083A1 (en) * 1993-09-04 1995-03-08 International Business Machines Corporation Test circuit and method for interconnect testing of chips
KR19990069337A (ko) * 1998-02-06 1999-09-06 윤종용 복합 반도체 메모리장치의자기 테스트 회로 및 이를 이용한 자기 테스트 방법
JP2001074811A (ja) * 1999-09-03 2001-03-23 Hitachi Ltd 半導体集積回路
US6684358B1 (en) * 1999-11-23 2004-01-27 Janusz Rajski Decompressor/PRPG for applying pseudo-random and deterministic test patterns
JP4883850B2 (ja) * 2001-06-29 2012-02-22 ルネサスエレクトロニクス株式会社 半導体装置
US20030074618A1 (en) * 2001-10-12 2003-04-17 Dorsey Michael C. Dual mode ASIC BIST controller
US20030074619A1 (en) * 2001-10-12 2003-04-17 Dorsey Michael C. Memory bist employing a memory bist signature
JP2003302448A (ja) * 2002-04-09 2003-10-24 Kawasaki Microelectronics Kk テスト回路
EP1530370A4 (en) * 2002-06-20 2008-12-03 Sony Corp DECODING DEVICE AND DECODING METHOD
US8621304B2 (en) * 2004-10-07 2013-12-31 Hewlett-Packard Development Company, L.P. Built-in self-test system and method for an integrated circuit

Also Published As

Publication number Publication date
ATE378608T1 (de) 2007-11-15
KR20060092963A (ko) 2006-08-23
US20060107151A1 (en) 2006-05-18
TW200624843A (en) 2006-07-16
DE602005003302D1 (de) 2007-12-27
SG121944A1 (en) 2006-05-26
EP1647828A1 (en) 2006-04-19
JP5336692B2 (ja) 2013-11-06
US7398443B2 (en) 2008-07-08
JP2006113058A (ja) 2006-04-27
EP1647828B1 (en) 2007-11-14
KR101268611B1 (ko) 2013-05-29
DE602005003302T2 (de) 2008-03-06

Similar Documents

Publication Publication Date Title
WO2006138488A3 (en) Reduced-pin-count-testing architectures for applying test patterns
DE60211659D1 (de) Verfahren und vorrichtung zur diagnose von ausfällen in einer integrierten schaltung unter verwendung von techniken des typs design-for-debug (dfd)
TWI370907B (en) A semiconductor device and a method of automatic fault-testing of logic blocks
WO2009105762A3 (en) Methods and apparatus that selectively use or bypass a remote pin electronics block to test at least one device under test
ATE360217T1 (de) Intelligenter prüfadapter
WO2005072406A3 (en) Test system and method for reduced index time
WO2008051932A3 (en) High speed double data rate jtag interface
TW200643441A (en) Simultaneous core testing in multi-core integrated circuits
WO2004077524A3 (en) Method and apparatus for test and characterization of semiconductor components
MY124258A (en) Method of testing electronic components and testing apparatus for electronic components
TW200714903A (en) Carousel device, system and method for electronic circuit tester
ATE293797T1 (de) Testzugriffs-portsteuerungsvorrichtung (tap) und verfahren zur beseitigung interner intermediärer abtastprüffehler
WO2008123156A1 (ja) 試験装置及び電子デバイス
TW200506399A (en) Event based test method for debugging timing related failures in integrated circuits
WO2009069496A1 (ja) 半導体装置の解析方法及び調整方法と半導体システム
CN102435929B (zh) 自动测试装置终测环境下调试晶圆级测试方案的装置
US7272767B2 (en) Methods and apparatus for incorporating IDDQ testing into logic BIST
DE602004016579D1 (de) Integrierte schaltung und verfahren zum prüfen einer integrierten schaltung mit mehreren abgriffen
CN202362423U (zh) 自动测试装置终测环境下调试晶圆级测试方案的装置
WO2007027758A3 (en) Functional cells for automated i/o timing characterization of an integrated circuit
TW200739105A (en) Method and machine-readable media for inferring relationships between test results
WO2006002334A3 (en) Intelligent probe chips/heads
KR100672082B1 (ko) 이종 코아를 가진 시스템 온 칩에서의 연결선 지연 고장점검 테스트 제어기 및 이를 구비한 시스템 온 칩
KR100694315B1 (ko) 다중 시스템 클럭 및 이종 코어를 포함하는 시스템 온 칩용연결선 지연 고장 테스트 제어기
DE602005012266D1 (de) Schaltungsanordnung und verfahren zum prüfen einerdungsschaltung

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees