KR101268611B1 - 내부 정속 로직-bist를 이용한 로직 블록의 자동 오류테스트 - Google Patents

내부 정속 로직-bist를 이용한 로직 블록의 자동 오류테스트 Download PDF

Info

Publication number
KR101268611B1
KR101268611B1 KR1020050095184A KR20050095184A KR101268611B1 KR 101268611 B1 KR101268611 B1 KR 101268611B1 KR 1020050095184 A KR1020050095184 A KR 1020050095184A KR 20050095184 A KR20050095184 A KR 20050095184A KR 101268611 B1 KR101268611 B1 KR 101268611B1
Authority
KR
South Korea
Prior art keywords
logic block
test
logic
signature
flip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
KR1020050095184A
Other languages
English (en)
Korean (ko)
Other versions
KR20060092963A (ko
Inventor
벤카트 채리 무시라바드
라자나타 세티가라
Original Assignee
타미라스 퍼 피티이. 엘티디., 엘엘씨
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 타미라스 퍼 피티이. 엘티디., 엘엘씨 filed Critical 타미라스 퍼 피티이. 엘티디., 엘엘씨
Publication of KR20060092963A publication Critical patent/KR20060092963A/ko
Application granted granted Critical
Publication of KR101268611B1 publication Critical patent/KR101268611B1/ko
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3177Testing of logic operation, e.g. by logic analysers
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3187Built-in tests
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3183Generation of test inputs, e.g. test vectors, patterns or sequences
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318552Clock circuits details

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)
  • For Increasing The Reliability Of Semiconductor Memories (AREA)
  • Detection And Correction Of Errors (AREA)
KR1020050095184A 2004-10-15 2005-10-11 내부 정속 로직-bist를 이용한 로직 블록의 자동 오류테스트 Expired - Lifetime KR101268611B1 (ko)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US61920104P 2004-10-15 2004-10-15
US60/619,201 2004-10-15
US11/141,763 2005-05-31
US11/141,763 US7398443B2 (en) 2004-10-15 2005-05-31 Automatic fault-testing of logic blocks using internal at-speed logic-BIST

Publications (2)

Publication Number Publication Date
KR20060092963A KR20060092963A (ko) 2006-08-23
KR101268611B1 true KR101268611B1 (ko) 2013-05-29

Family

ID=35708890

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1020050095184A Expired - Lifetime KR101268611B1 (ko) 2004-10-15 2005-10-11 내부 정속 로직-bist를 이용한 로직 블록의 자동 오류테스트

Country Status (8)

Country Link
US (1) US7398443B2 (enExample)
EP (1) EP1647828B1 (enExample)
JP (1) JP5336692B2 (enExample)
KR (1) KR101268611B1 (enExample)
AT (1) ATE378608T1 (enExample)
DE (1) DE602005003302T2 (enExample)
SG (1) SG121944A1 (enExample)
TW (1) TWI370907B (enExample)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2044452A1 (en) * 2006-07-10 2009-04-08 Asterion, Inc. Digital waveform generation and measurement in automated test equipment
KR20080019078A (ko) * 2006-08-22 2008-03-03 삼성전자주식회사 순환 중복 검사를 이용한 테스트 방법 및 이를 이용하는디지털 장치
TWI312076B (en) 2006-10-19 2009-07-11 Via Tech Inc Apparatus and related method for chip i/o test
TWI304889B (en) 2006-10-26 2009-01-01 Via Tech Inc Method and related apparatus for testing chip
US8675076B2 (en) * 2009-07-21 2014-03-18 Qualcomm Incorporated System for embedded video test pattern generation
US20110029827A1 (en) * 2009-07-29 2011-02-03 International Business Machines Corporation Method, apparatus, and design structure for built-in self-test
US9222971B2 (en) * 2013-10-30 2015-12-29 Freescale Semiconductor, Inc. Functional path failure monitor
US9665934B2 (en) * 2014-10-28 2017-05-30 Texas Instruments Incorporated Apparatus for detecting faults in video frames of video sequence
KR102549438B1 (ko) * 2016-09-27 2023-06-29 삼성전자주식회사 순차 회로, 이를 포함하는 스캔 체인 회로 및 집적 회로
US20190197929A1 (en) * 2017-12-26 2019-06-27 Novatek Microelectronics Corp. Driving apparatus of display panel and operation method thereof
CN111782448A (zh) * 2020-07-01 2020-10-16 长沙景嘉微电子股份有限公司 芯片自检测方法、装置、芯片、显示系统及存储介质

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4513318A (en) 1982-09-30 1985-04-23 Allied Corporation Programmable video test pattern generator for display systems
US5416784A (en) 1991-10-28 1995-05-16 Sequoia Semiconductor Built-in self-test flip-flop with asynchronous input
US6108252A (en) 1998-02-06 2000-08-22 Samsung Electronics Co., Ltd. Integrated circuit memory devices having self-test circuits therein and method of testing same
US20030074619A1 (en) 2001-10-12 2003-04-17 Dorsey Michael C. Memory bist employing a memory bist signature

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3192225B2 (ja) * 1992-07-15 2001-07-23 松下電工株式会社 クロック信号・同期リセット信号発生回路
EP0642083A1 (en) * 1993-09-04 1995-03-08 International Business Machines Corporation Test circuit and method for interconnect testing of chips
JP2001074811A (ja) * 1999-09-03 2001-03-23 Hitachi Ltd 半導体集積回路
US6684358B1 (en) * 1999-11-23 2004-01-27 Janusz Rajski Decompressor/PRPG for applying pseudo-random and deterministic test patterns
JP4883850B2 (ja) * 2001-06-29 2012-02-22 ルネサスエレクトロニクス株式会社 半導体装置
US20030074618A1 (en) * 2001-10-12 2003-04-17 Dorsey Michael C. Dual mode ASIC BIST controller
JP2003302448A (ja) * 2002-04-09 2003-10-24 Kawasaki Microelectronics Kk テスト回路
EP1530370A4 (en) * 2002-06-20 2008-12-03 Sony Corp DECODING DEVICE AND DECODING METHOD
US8621304B2 (en) * 2004-10-07 2013-12-31 Hewlett-Packard Development Company, L.P. Built-in self-test system and method for an integrated circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4513318A (en) 1982-09-30 1985-04-23 Allied Corporation Programmable video test pattern generator for display systems
US5416784A (en) 1991-10-28 1995-05-16 Sequoia Semiconductor Built-in self-test flip-flop with asynchronous input
US6108252A (en) 1998-02-06 2000-08-22 Samsung Electronics Co., Ltd. Integrated circuit memory devices having self-test circuits therein and method of testing same
US20030074619A1 (en) 2001-10-12 2003-04-17 Dorsey Michael C. Memory bist employing a memory bist signature

Also Published As

Publication number Publication date
ATE378608T1 (de) 2007-11-15
KR20060092963A (ko) 2006-08-23
US20060107151A1 (en) 2006-05-18
TW200624843A (en) 2006-07-16
DE602005003302D1 (de) 2007-12-27
SG121944A1 (en) 2006-05-26
EP1647828A1 (en) 2006-04-19
JP5336692B2 (ja) 2013-11-06
US7398443B2 (en) 2008-07-08
TWI370907B (en) 2012-08-21
JP2006113058A (ja) 2006-04-27
EP1647828B1 (en) 2007-11-14
DE602005003302T2 (de) 2008-03-06

Similar Documents

Publication Publication Date Title
US6574762B1 (en) Use of a scan chain for configuration of BIST unit operation
US7313739B2 (en) Method and apparatus for testing embedded cores
US7340658B2 (en) Technique for combining scan test and memory built-in self test
US6510398B1 (en) Constrained signature-based test
US8578226B2 (en) Apparatus and system for implementing variable speed scan testing
US8386866B2 (en) Methods for implementing variable speed scan testing
US10496506B2 (en) Self-test capable integrated circuit apparatus and method of self-testing an integrated circuit
US7533309B2 (en) Testing memories using algorithm selection
CN114667455B (zh) 用于测试电路的通用压缩器架构
US7228262B2 (en) Semiconductor integrated circuit verification system
KR101268611B1 (ko) 내부 정속 로직-bist를 이용한 로직 블록의 자동 오류테스트
US20090228231A1 (en) Low pin interface testing module
US7913136B2 (en) Method for performing a logic built-in-self-test in an electronic circuit
JP2000163279A (ja) マイクロプロセサをテストするための回路構成とテスト方法
US7493434B1 (en) Determining the value of internal signals in a malfunctioning integrated circuit
JP4701244B2 (ja) マイクロコンピュータ及びそのテスト方法
US8296703B1 (en) Fault modeling for state retention logic
US5568407A (en) Method and system for the design verification of logic units and use in different environments
Huott et al. Advanced microprocessor test strategy and methodology
US20030188237A1 (en) Method and apparatus for testing a circuit using a die frame logic analyzer
US7134058B2 (en) Memory circuit scan arrangement
CN100592096C (zh) 使用内部实速逻辑-bist的逻辑模块的自动故障测试
US7146551B2 (en) Method and system of modifying data in functional latches of a logic unit during scan chain testing thereof
JP2005332555A (ja) テスト回路、テスト方法、及び半導体集積回路装置
Kafka et al. FPGA-based fault simulator

Legal Events

Date Code Title Description
PA0109 Patent application

Patent event code: PA01091R01D

Comment text: Patent Application

Patent event date: 20051011

PG1501 Laying open of application
N231 Notification of change of applicant
PN2301 Change of applicant

Patent event date: 20100311

Comment text: Notification of Change of Applicant

Patent event code: PN23011R01D

A201 Request for examination
AMND Amendment
PA0201 Request for examination

Patent event code: PA02012R01D

Patent event date: 20101008

Comment text: Request for Examination of Application

Patent event code: PA02011R01I

Patent event date: 20051011

Comment text: Patent Application

PE0902 Notice of grounds for rejection

Comment text: Notification of reason for refusal

Patent event date: 20111025

Patent event code: PE09021S01D

AMND Amendment
PE0902 Notice of grounds for rejection

Comment text: Notification of reason for refusal

Patent event date: 20120526

Patent event code: PE09021S01D

E601 Decision to refuse application
PE0601 Decision on rejection of patent

Patent event date: 20121128

Comment text: Decision to Refuse Application

Patent event code: PE06012S01D

Patent event date: 20120526

Comment text: Notification of reason for refusal

Patent event code: PE06011S01I

Patent event date: 20111025

Comment text: Notification of reason for refusal

Patent event code: PE06011S01I

AMND Amendment
J201 Request for trial against refusal decision
PJ0201 Trial against decision of rejection

Patent event date: 20121228

Comment text: Request for Trial against Decision on Refusal

Patent event code: PJ02012R01D

Patent event date: 20121128

Comment text: Decision to Refuse Application

Patent event code: PJ02011S01I

Appeal kind category: Appeal against decision to decline refusal

Decision date: 20130228

Appeal identifier: 2012101011001

Request date: 20121228

PB0901 Examination by re-examination before a trial

Comment text: Amendment to Specification, etc.

Patent event date: 20121228

Patent event code: PB09011R02I

Comment text: Request for Trial against Decision on Refusal

Patent event date: 20121228

Patent event code: PB09011R01I

Comment text: Amendment to Specification, etc.

Patent event date: 20111226

Patent event code: PB09011R02I

Comment text: Amendment to Specification, etc.

Patent event date: 20101008

Patent event code: PB09011R02I

B701 Decision to grant
PB0701 Decision of registration after re-examination before a trial

Patent event date: 20130228

Comment text: Decision to Grant Registration

Patent event code: PB07012S01D

Patent event date: 20130129

Comment text: Transfer of Trial File for Re-examination before a Trial

Patent event code: PB07011S01I

GRNT Written decision to grant
PR0701 Registration of establishment

Comment text: Registration of Establishment

Patent event date: 20130522

Patent event code: PR07011E01D

PR1002 Payment of registration fee

Payment date: 20130522

End annual number: 3

Start annual number: 1

PG1601 Publication of registration
FPAY Annual fee payment

Payment date: 20160330

Year of fee payment: 4

PR1001 Payment of annual fee

Payment date: 20160330

Start annual number: 4

End annual number: 4

FPAY Annual fee payment

Payment date: 20170330

Year of fee payment: 5

PR1001 Payment of annual fee

Payment date: 20170330

Start annual number: 5

End annual number: 5

FPAY Annual fee payment

Payment date: 20180329

Year of fee payment: 6

PR1001 Payment of annual fee

Payment date: 20180329

Start annual number: 6

End annual number: 6

FPAY Annual fee payment

Payment date: 20190327

Year of fee payment: 7

PR1001 Payment of annual fee

Payment date: 20190327

Start annual number: 7

End annual number: 7

PR1001 Payment of annual fee

Payment date: 20200324

Start annual number: 8

End annual number: 8

PR1001 Payment of annual fee

Payment date: 20210329

Start annual number: 9

End annual number: 9

PR1001 Payment of annual fee

Payment date: 20220325

Start annual number: 10

End annual number: 10

PR1001 Payment of annual fee

Payment date: 20230327

Start annual number: 11

End annual number: 11

PR1001 Payment of annual fee

Payment date: 20240320

Start annual number: 12

End annual number: 12