TW430797B - Clock signal modeling circuit with negative delay - Google Patents
Clock signal modeling circuit with negative delayInfo
- Publication number
- TW430797B TW430797B TW087101694A TW87101694A TW430797B TW 430797 B TW430797 B TW 430797B TW 087101694 A TW087101694 A TW 087101694A TW 87101694 A TW87101694 A TW 87101694A TW 430797 B TW430797 B TW 430797B
- Authority
- TW
- Taiwan
- Prior art keywords
- clock signal
- delay
- unit
- locked
- terminals
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
- G11C7/222—Clock generating, synchronizing or distributing circuits within memory device
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/10—Distribution of clock signals, e.g. skew
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/131—Digitally controlled
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/133—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/135—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Pulse Circuits (AREA)
- Dram (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/873,860 US5945861A (en) | 1995-12-18 | 1997-06-12 | Clock signal modeling circuit with negative delay |
Publications (1)
Publication Number | Publication Date |
---|---|
TW430797B true TW430797B (en) | 2001-04-21 |
Family
ID=25362474
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW087101694A TW430797B (en) | 1997-06-12 | 1998-02-09 | Clock signal modeling circuit with negative delay |
Country Status (5)
Country | Link |
---|---|
US (1) | US5945861A (zh) |
JP (1) | JP2903314B2 (zh) |
DE (1) | DE19811591C2 (zh) |
GB (1) | GB2326258B (zh) |
TW (1) | TW430797B (zh) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3769940B2 (ja) * | 1998-08-06 | 2006-04-26 | 株式会社日立製作所 | 半導体装置 |
KR100303777B1 (ko) * | 1998-12-30 | 2001-11-02 | 박종섭 | 지연-펄스-지연을 이용한 지연고정루프 클록발생기 |
JP3365358B2 (ja) * | 1999-07-23 | 2003-01-08 | 日本電気株式会社 | クロック信号制御回路及び方法並びに同期遅延回路 |
US6292507B1 (en) * | 1999-09-01 | 2001-09-18 | Lexmark International, Inc. | Method and apparatus for compensating a spread spectrum clock generator |
GB2368473A (en) * | 2000-10-24 | 2002-05-01 | Advanced Risc Mach Ltd | Modified clock signal generator |
US6704882B2 (en) | 2001-01-22 | 2004-03-09 | Mayo Foundation For Medical Education And Research | Data bit-to-clock alignment circuit with first bit capture capability |
DE10222892B4 (de) * | 2002-05-23 | 2008-04-24 | Infineon Technologies Ag | Integrierter Speicher |
DE102005007652A1 (de) * | 2005-02-19 | 2006-08-24 | Infineon Technologies Ag | DLL-Schaltung zum Bereitstellen eines Ausgangssignals mit einer gewünschten Phasenverschiebung |
US7382170B2 (en) * | 2006-04-18 | 2008-06-03 | Agere Systems Inc. | Programmable delay circuit having reduced insertion delay |
CN111917126B (zh) * | 2020-07-06 | 2021-10-08 | 浙江大学 | 基于无锁相环自同步控制的dfig不平衡电网电压补偿方法 |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3248657A (en) * | 1963-10-18 | 1966-04-26 | Rca Corp | Pulse generator employing serially connected delay lines |
GB1187489A (en) * | 1967-10-25 | 1970-04-08 | Standard Telephones Cables Ltd | Variable Digital Delay Circuit |
US3619669A (en) * | 1970-05-20 | 1971-11-09 | Us Navy | Pulsed digital delay |
US4443766A (en) * | 1976-06-15 | 1984-04-17 | The United States Of America As Represented By The Secretary Of The Air Force | Precision digital sampler |
US4618787A (en) * | 1983-12-09 | 1986-10-21 | At&T Teletype Corporation | Adjustable time delay circuit |
JPS60204121A (ja) * | 1984-03-29 | 1985-10-15 | Fujitsu Ltd | 位相同期回路 |
JPS60219675A (ja) * | 1984-04-13 | 1985-11-02 | Sony Corp | 時間軸変換回路 |
US4675612A (en) * | 1985-06-21 | 1987-06-23 | Advanced Micro Devices, Inc. | Apparatus for synchronization of a first signal with a second signal |
US5465076A (en) * | 1991-10-04 | 1995-11-07 | Nippondenso Co., Ltd. | Programmable delay line programmable delay circuit and digital controlled oscillator |
US5313501A (en) * | 1992-06-15 | 1994-05-17 | Digital Equipment Corporation | Method and apparatus for deskewing digital data |
US5451894A (en) * | 1993-02-24 | 1995-09-19 | Advanced Micro Devices, Inc. | Digital full range rotating phase shifter |
JP2576366B2 (ja) * | 1993-06-23 | 1997-01-29 | 日本電気株式会社 | 可変遅延バッファ回路 |
JP2903990B2 (ja) * | 1994-02-28 | 1999-06-14 | 日本電気株式会社 | 走査回路 |
JP3553639B2 (ja) * | 1994-05-12 | 2004-08-11 | アジレント・テクノロジーズ・インク | タイミング調整回路 |
US5537069A (en) * | 1995-03-30 | 1996-07-16 | Intel Corporation | Apparatus and method for selecting a tap range in a digital delay line |
JP3499051B2 (ja) * | 1995-06-22 | 2004-02-23 | 株式会社アドバンテスト | タイミング信号発生回路 |
KR0179779B1 (ko) * | 1995-12-18 | 1999-04-01 | 문정환 | 클럭신호 모델링 회로 |
KR100197563B1 (ko) * | 1995-12-27 | 1999-06-15 | 윤종용 | 동기 지연라인을 이용한 디지탈 지연 동기루프 회로 |
-
1997
- 1997-06-12 US US08/873,860 patent/US5945861A/en not_active Expired - Lifetime
-
1998
- 1998-02-09 TW TW087101694A patent/TW430797B/zh not_active IP Right Cessation
- 1998-03-17 DE DE19811591A patent/DE19811591C2/de not_active Expired - Fee Related
- 1998-06-04 GB GB9812043A patent/GB2326258B/en not_active Expired - Fee Related
- 1998-06-12 JP JP10164781A patent/JP2903314B2/ja not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US5945861A (en) | 1999-08-31 |
GB9812043D0 (en) | 1998-07-29 |
DE19811591A1 (de) | 1999-01-07 |
GB2326258B (en) | 1999-07-28 |
DE19811591C2 (de) | 2000-08-17 |
GB2326258A (en) | 1998-12-16 |
JPH1115554A (ja) | 1999-01-22 |
JP2903314B2 (ja) | 1999-06-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW430797B (en) | Clock signal modeling circuit with negative delay | |
AU6365500A (en) | Method and apparatus for adjusting control signal timing in a memory device | |
KR890005745A (ko) | 내-준안전성 플립-플롭 및 준안정 상태발생 가능성을 감소시키기 위한 방법 | |
AU2003265818A1 (en) | Synchronous mirror delay (smd) circuit and method including a ring oscillator for timing coarse and fine delay intervals | |
TW332337B (en) | The semiconductor IC | |
TW200504586A (en) | Random number generator | |
DE69804767D1 (de) | Sdram-taktpruefmodus | |
JPS57111810A (en) | Digital signal processor | |
AU2002358243A1 (en) | Electronic circuit with a sigma delta a/d converter | |
TW200610268A (en) | Level shifter and method thereof | |
TW341001B (en) | Delay circuit | |
EP0895356A3 (de) | Signalwechsel-Erkennungsschaltung | |
JPS57116424A (en) | Parallel-to-serial converting circuit | |
TW342558B (en) | Low power oscillator | |
JPS648717A (en) | Pseudo noise series code generating circuit | |
WO1999018668A3 (en) | Integrated circuit | |
JPS56104529A (en) | Flip-flop circuit | |
TWI263898B (en) | Dynamic logic register | |
TW362173B (en) | Meta-hardened flip-flop | |
TW200520382A (en) | Dynamic logic return-to-zero latching mechanism | |
US5572149A (en) | Clock regeneration circuit | |
JPS5782217A (en) | Pcm recorder possible for synchronizing run | |
WO2003030362A3 (de) | Multiplexerzelle und multiplexer-schaltungsanordnung und codiervorrichtung zum einsatz in einer derartigen multiplexer-schaltungsanordnung | |
TW283281B (en) | Frequency phase comparator | |
SU696614A1 (ru) | Коррел ционный обнаружитель |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |