TW360826B - Dual word enable method and apparatus for memory arrays - Google Patents
Dual word enable method and apparatus for memory arraysInfo
- Publication number
- TW360826B TW360826B TW087103294A TW87103294A TW360826B TW 360826 B TW360826 B TW 360826B TW 087103294 A TW087103294 A TW 087103294A TW 87103294 A TW87103294 A TW 87103294A TW 360826 B TW360826 B TW 360826B
- Authority
- TW
- Taiwan
- Prior art keywords
- data
- memory arrays
- word enable
- dual word
- enable method
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0877—Cache access modes
- G06F12/0884—Parallel mode, e.g. in parallel with main memory or CPU
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0893—Caches characterised by their organisation or structure
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0893—Caches characterised by their organisation or structure
- G06F12/0897—Caches characterised by their organisation or structure with two or more cache hierarchy levels
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/842,523 US5987577A (en) | 1997-04-24 | 1997-04-24 | Dual word enable method and apparatus for memory arrays |
Publications (1)
Publication Number | Publication Date |
---|---|
TW360826B true TW360826B (en) | 1999-06-11 |
Family
ID=25287529
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW087103294A TW360826B (en) | 1997-04-24 | 1998-03-06 | Dual word enable method and apparatus for memory arrays |
Country Status (3)
Country | Link |
---|---|
US (1) | US5987577A (zh) |
KR (1) | KR100278952B1 (zh) |
TW (1) | TW360826B (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6044437A (en) * | 1997-11-12 | 2000-03-28 | Intel Corporation | Method for generating and transferring redundancy bits between levels of a cache memory hierarchy |
KR100310538B1 (ko) * | 1998-05-29 | 2001-12-17 | 박종섭 | 리던던시 회로 |
US6578110B1 (en) * | 1999-01-21 | 2003-06-10 | Sony Computer Entertainment, Inc. | High-speed processor system and cache memories with processing capabilities |
US7281168B1 (en) | 2000-03-03 | 2007-10-09 | Intel Corporation | Failover architecture for local devices that access remote storage |
US20020191603A1 (en) * | 2000-11-22 | 2002-12-19 | Yeshik Shin | Method and system for dynamic segmentation of communications packets |
JP4017177B2 (ja) * | 2001-02-28 | 2007-12-05 | スパンション エルエルシー | メモリ装置 |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4682281A (en) * | 1983-08-30 | 1987-07-21 | Amdahl Corporation | Data storage unit employing translation lookaside buffer pointer |
US4596004A (en) * | 1983-09-14 | 1986-06-17 | International Business Machines Corporation | High speed memory with a multiplexed address bus |
JP2539357B2 (ja) * | 1985-03-15 | 1996-10-02 | 株式会社日立製作所 | デ−タ処理装置 |
JPS63240657A (ja) * | 1987-03-28 | 1988-10-06 | Toshiba Corp | 記憶保護装置 |
JPH01154261A (ja) * | 1987-12-11 | 1989-06-16 | Toshiba Corp | 情報処理装置 |
JPH073754B2 (ja) * | 1988-03-08 | 1995-01-18 | 三菱電機株式会社 | 半導体記憶装置 |
JPH02253356A (ja) * | 1989-03-28 | 1990-10-12 | Toshiba Corp | 階層キャッシュメモリ装置とその制御方式 |
US5179679A (en) * | 1989-04-07 | 1993-01-12 | Shoemaker Kenneth D | Apparatus and method for permitting reading of data from an external memory when data is stored in a write buffer in the event of a cache read miss |
JP2646032B2 (ja) * | 1989-10-14 | 1997-08-25 | 三菱電機株式会社 | Lifo方式の半導体記憶装置およびその制御方法 |
US5136700A (en) * | 1989-12-22 | 1992-08-04 | Digital Equipment Corporation | Apparatus and method for reducing interference in two-level cache memories |
JP2938511B2 (ja) * | 1990-03-30 | 1999-08-23 | 三菱電機株式会社 | 半導体記憶装置 |
EP0461926B1 (en) * | 1990-06-15 | 1998-09-02 | Compaq Computer Corporation | Multilevel inclusion in multilevel cache hierarchies |
US5359722A (en) * | 1990-07-23 | 1994-10-25 | International Business Machines Corporation | Method for shortening memory fetch time relative to memory store time and controlling recovery in a DRAM |
US5297091A (en) * | 1991-10-31 | 1994-03-22 | International Business Machines Corporation | Early row address strobe (RAS) precharge |
US5325503A (en) * | 1992-02-21 | 1994-06-28 | Compaq Computer Corporation | Cache memory system which snoops an operation to a first location in a cache line and does not snoop further operations to locations in the same line |
US5319766A (en) * | 1992-04-24 | 1994-06-07 | Digital Equipment Corporation | Duplicate tag store for a processor having primary and backup cache memories in a multiprocessor computer system |
US5469559A (en) * | 1993-07-06 | 1995-11-21 | Dell Usa, L.P. | Method and apparatus for refreshing a selected portion of a dynamic random access memory |
KR100372245B1 (ko) * | 1995-08-24 | 2004-02-25 | 삼성전자주식회사 | 워드라인순차제어반도체메모리장치 |
US5625790A (en) * | 1995-09-14 | 1997-04-29 | Micron Technology, Inc. | Method and apparatus for reducing the access time of a memory device by decoding a row address during a precharge period of the memory device |
US5841712A (en) * | 1996-09-30 | 1998-11-24 | Advanced Micro Devices, Inc. | Dual comparator circuit and method for selecting between normal and redundant decode logic in a semiconductor memory device |
-
1997
- 1997-04-24 US US08/842,523 patent/US5987577A/en not_active Expired - Fee Related
-
1998
- 1998-03-06 TW TW087103294A patent/TW360826B/zh active
- 1998-03-30 KR KR1019980011021A patent/KR100278952B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR100278952B1 (ko) | 2001-01-15 |
KR19980080865A (ko) | 1998-11-25 |
US5987577A (en) | 1999-11-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0563082B1 (en) | Hidden refresh of a dynamic random access memory | |
TW344134B (en) | Programmable dynamic random access memory (DRAM) | |
EP0553547B1 (en) | Strobe signals in semiconductor memory devices | |
MY104737A (en) | Apparatus and method for accessing data stored in a page mode memory. | |
WO1987002819A3 (en) | Architecture for a fast frame store using dynamic rams | |
WO1997004457A3 (en) | Pipelined address memories, and systems and methods using the same | |
AU5458600A (en) | A memory expansion module including multiple memory banks and a bank control circuit | |
KR950020713A (ko) | 다이나믹 반도체기억장치 | |
CA2051175A1 (en) | Data processing apparatus for dynamically setting timing in a dynamic memory system | |
KR970012155A (ko) | 로우 핀 카운트-와이드 메모리 장치와 시스템 및 방법 | |
EP0245882A3 (en) | Data processing system including dynamic random access memory controller with multiple independent control channels | |
AU4290296A (en) | A synchronous nand dram architecture | |
TW359826B (en) | Semiconductor memory device with split word lines | |
KR980004964A (ko) | 다중 뱅크-다중 포트 메모리 및 시스템과 그를 사용하는 방법 | |
KR950006864A (ko) | 다이나믹 ram | |
US4823324A (en) | Page mode operation of main system memory in a medium scale computer | |
EP0121726A3 (en) | Multi-port memory cell and system | |
KR970022773A (ko) | 다중 뱅크 메모리 설계 및 그를 이용한 시스템과 방법 | |
US5699300A (en) | Divided wordline memory arrangement having overlapping activation of wordlines during continuous access cycle | |
US5826056A (en) | Synchronous memory device and method of reading data from same | |
TW360826B (en) | Dual word enable method and apparatus for memory arrays | |
JPS6061977A (ja) | 高速メモリ・アクセス方法及びその装置 | |
US6138214A (en) | Synchronous dynamic random access memory architecture for sequential burst mode | |
TW349226B (en) | A test method of high speed memory devices in which limit conditions for the clock signals are defined | |
JP2000251471A (ja) | マルチバンクdramでのバンキング制御のための階層ロウ活動化方法 |