SG134211A1 - Processor architecture - Google Patents
Processor architectureInfo
- Publication number
- SG134211A1 SG134211A1 SG200608608-6A SG2006086086A SG134211A1 SG 134211 A1 SG134211 A1 SG 134211A1 SG 2006086086 A SG2006086086 A SG 2006086086A SG 134211 A1 SG134211 A1 SG 134211A1
- Authority
- SG
- Singapore
- Prior art keywords
- data
- communication buses
- data communication
- memory module
- hardware acceleration
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4027—Coupling between buses using bus bridges
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Image Processing (AREA)
- Advance Control (AREA)
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US75986806P | 2006-01-18 | 2006-01-18 | |
US79856906P | 2006-05-08 | 2006-05-08 | |
US82087106P | 2006-07-31 | 2006-07-31 | |
US82232006P | 2006-08-14 | 2006-08-14 | |
US11/504,962 US7600081B2 (en) | 2006-01-18 | 2006-08-16 | Processor architecture having multi-ported memory |
Publications (1)
Publication Number | Publication Date |
---|---|
SG134211A1 true SG134211A1 (en) | 2007-08-29 |
Family
ID=37989043
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG200608608-6A SG134211A1 (en) | 2006-01-18 | 2006-12-18 | Processor architecture |
Country Status (7)
Country | Link |
---|---|
US (2) | US7600081B2 (zh) |
EP (1) | EP1811398B1 (zh) |
JP (1) | JP5302507B2 (zh) |
CN (1) | CN101004674B (zh) |
DE (1) | DE602006021129D1 (zh) |
SG (1) | SG134211A1 (zh) |
TW (1) | TWI514165B (zh) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8036061B2 (en) * | 2009-02-13 | 2011-10-11 | Apple Inc. | Integrated circuit with multiported memory supercell and data path switching circuitry |
JP4970579B2 (ja) | 2010-08-26 | 2012-07-11 | 株式会社東芝 | テレビジョン装置 |
US9336008B2 (en) | 2011-12-28 | 2016-05-10 | Intel Corporation | Shared function multi-ported ROM apparatus and method |
US9491505B2 (en) | 2012-02-28 | 2016-11-08 | Qualcomm Incorporated | Frame capture and buffering at source device in wireless display system |
JP5712390B2 (ja) * | 2013-04-01 | 2015-05-07 | 株式会社アクセル | 通信システム |
KR102396435B1 (ko) | 2015-08-11 | 2022-05-11 | 삼성전자주식회사 | 불휘발성 메모리 장치, 버퍼 메모리 및 컨트롤러를 포함하는 스토리지 장치를 포함하는 컴퓨팅 장치의 동작 방법 |
US11397694B2 (en) * | 2019-09-17 | 2022-07-26 | Micron Technology, Inc. | Memory chip connecting a system on a chip and an accelerator chip |
US11409681B2 (en) | 2020-09-04 | 2022-08-09 | Paypal, Inc. | Computer system communication via sideband processor |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6347856A (ja) * | 1986-08-15 | 1988-02-29 | Toshiba Corp | メモリシステム |
CN1008018B (zh) * | 1986-09-27 | 1990-05-16 | 徐肇昌 | 一种具有合作能力的同构型多计算机系统及其合作方法 |
JPH01177672A (ja) * | 1988-01-08 | 1989-07-13 | Yuuseishiyou Tsushin Sogo Kenkyusho | ディジタル信号処理装置 |
JPH01280860A (ja) * | 1988-05-06 | 1989-11-13 | Hitachi Ltd | マルチポートキヤツシユメモリを有するマルチプロセツサシステム |
JPH0371364A (ja) * | 1989-08-11 | 1991-03-27 | Toyo Commun Equip Co Ltd | プロセッサ |
JP2965043B2 (ja) * | 1990-04-10 | 1999-10-18 | 三菱電機株式会社 | デュアルポートメモリ |
JPH04257048A (ja) * | 1991-02-12 | 1992-09-11 | Mitsubishi Electric Corp | デュアルポートメモリ |
US5361370A (en) | 1991-10-24 | 1994-11-01 | Intel Corporation | Single-instruction multiple-data processor having dual-ported local memory architecture for simultaneous data transmission on local memory ports and global port |
JPH08129508A (ja) * | 1994-10-31 | 1996-05-21 | Toshiba Corp | コンピュータシステム及びその共有メモリ制御方法 |
US5639094A (en) * | 1995-03-29 | 1997-06-17 | Manchester; Vance | Word game |
US6029242A (en) * | 1995-08-16 | 2000-02-22 | Sharp Electronics Corporation | Data processing system using a shared register bank and a plurality of processors |
US6067595A (en) * | 1997-09-23 | 2000-05-23 | Icore Technologies, Inc. | Method and apparatus for enabling high-performance intelligent I/O subsystems using multi-port memories |
US6480927B1 (en) * | 1997-12-31 | 2002-11-12 | Unisys Corporation | High-performance modular memory system with crossbar connections |
US6292862B1 (en) * | 1998-07-28 | 2001-09-18 | Siemens Aktiengesellschaft | Bridge module |
US6938253B2 (en) * | 2001-05-02 | 2005-08-30 | Portalplayer, Inc. | Multiprocessor communication system and method |
US6816889B1 (en) * | 2001-07-03 | 2004-11-09 | Advanced Micro Devices, Inc. | Assignment of dual port memory banks for a CPU and a host channel adapter in an InfiniBand computing node |
WO2003009151A1 (en) * | 2001-07-18 | 2003-01-30 | Koninklijke Philips Electronics N.V. | Non-volatile memory arrangement and method in a multiprocessor device |
JP2003114797A (ja) * | 2001-10-04 | 2003-04-18 | Matsushita Electric Ind Co Ltd | データ処理装置 |
GB0204144D0 (en) * | 2002-02-22 | 2002-04-10 | Koninkl Philips Electronics Nv | Transferring data between differently clocked busses |
US7571287B2 (en) | 2003-03-13 | 2009-08-04 | Marvell World Trade Ltd. | Multiport memory architecture, devices and systems including the same, and methods of using the same |
US7236525B2 (en) | 2003-05-22 | 2007-06-26 | Lsi Corporation | Reconfigurable computing based multi-standard video codec |
US20050094729A1 (en) | 2003-08-08 | 2005-05-05 | Visionflow, Inc. | Software and hardware partitioning for multi-standard video compression and decompression |
JP4498848B2 (ja) * | 2004-07-28 | 2010-07-07 | 三菱電機株式会社 | 画像処理装置 |
-
2006
- 2006-08-16 US US11/504,962 patent/US7600081B2/en not_active Expired - Fee Related
- 2006-11-28 DE DE602006021129T patent/DE602006021129D1/de active Active
- 2006-11-28 EP EP06024608A patent/EP1811398B1/en active Active
- 2006-12-15 TW TW095147276A patent/TWI514165B/zh not_active IP Right Cessation
- 2006-12-18 CN CN2006101683311A patent/CN101004674B/zh active Active
- 2006-12-18 SG SG200608608-6A patent/SG134211A1/en unknown
- 2006-12-18 JP JP2006340439A patent/JP5302507B2/ja active Active
-
2009
- 2009-10-06 US US12/574,110 patent/US7761668B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
JP5302507B2 (ja) | 2013-10-02 |
CN101004674B (zh) | 2012-05-30 |
JP2007220085A (ja) | 2007-08-30 |
TWI514165B (zh) | 2015-12-21 |
CN101004674A (zh) | 2007-07-25 |
EP1811398A1 (en) | 2007-07-25 |
US7600081B2 (en) | 2009-10-06 |
US20070168622A1 (en) | 2007-07-19 |
EP1811398B1 (en) | 2011-04-06 |
TW200741480A (en) | 2007-11-01 |
US20100023705A1 (en) | 2010-01-28 |
US7761668B2 (en) | 2010-07-20 |
DE602006021129D1 (de) | 2011-05-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SG134211A1 (en) | Processor architecture | |
TW200703362A (en) | Memory modules and memory systems having the same | |
TW200735583A (en) | I/O systems, methods and devices for interfacing a pump controller | |
AU2003240534A1 (en) | Memory buffer arrangement | |
GB2453263A (en) | System and method for modeling the neocortex and uses therefor | |
TW200731160A (en) | GPU pipeline synchronization and control system and method | |
TW200705190A (en) | Virtualizing uart interfaces | |
WO2007082097A3 (en) | Method and system for protocol offload and direct i/o with i/o sharing in a virtualized network environment | |
TW200636488A (en) | Methods and apparatus for secure data processing and transmission | |
WO2010008984A3 (en) | Method and system for using shared memory with optimized data flow to improve input/output throughput and latency | |
EP1859575A1 (en) | Electronic device and a method for arbitrating shared resources | |
WO2011037805A3 (en) | Shared face training data | |
WO2010117618A3 (en) | Debug signaling in a multiple processor data processing system | |
WO2007038267A3 (en) | System and method for enabling radio operations on a wireless computing device | |
AU2003222411A1 (en) | Access to a wide memory | |
WO2006091834A3 (en) | Inter-module communications of an optical network element | |
WO2009114436A3 (en) | Method and system for secure data exfiltration from a closed network or system | |
GB0602641D0 (en) | High speed data processing system | |
TW200727308A (en) | Memory module having address transforming function and method for controlling memory | |
TW200741481A (en) | Data transfer in multiprocessor system | |
TW200639875A (en) | Configuration of memory device | |
WO2006118685A3 (en) | Lpc configuration sharing method | |
ATE540342T1 (de) | Serielles bussystem, teilnehmervorrichtung und an die teilnehmervorrichtung anschliessbare eingabe- /ausgabekarte | |
WO2004093351A3 (en) | Optical network interface systems and devices | |
WO2007130511A3 (en) | Methods and systems for bandwidth adaptive n-to-n communication in a distributed system |