NL7908534A - Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. - Google Patents
Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. Download PDFInfo
- Publication number
- NL7908534A NL7908534A NL7908534A NL7908534A NL7908534A NL 7908534 A NL7908534 A NL 7908534A NL 7908534 A NL7908534 A NL 7908534A NL 7908534 A NL7908534 A NL 7908534A NL 7908534 A NL7908534 A NL 7908534A
- Authority
- NL
- Netherlands
- Prior art keywords
- layer
- source
- gate
- drain regions
- gate electrodes
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims description 54
- 238000004519 manufacturing process Methods 0.000 title claims description 16
- 239000010410 layer Substances 0.000 claims description 88
- 239000004065 semiconductor Substances 0.000 claims description 23
- 239000000758 substrate Substances 0.000 claims description 20
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 16
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 14
- 239000011241 protective layer Substances 0.000 claims description 14
- 230000001681 protective effect Effects 0.000 claims description 13
- 239000000463 material Substances 0.000 claims description 12
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 10
- 239000003989 dielectric material Substances 0.000 claims description 9
- 230000005669 field effect Effects 0.000 claims description 9
- 239000004020 conductor Substances 0.000 claims description 8
- 238000005530 etching Methods 0.000 claims description 8
- 239000000377 silicon dioxide Substances 0.000 claims description 8
- 235000012239 silicon dioxide Nutrition 0.000 claims description 8
- 239000011810 insulating material Substances 0.000 claims description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 6
- 238000009792 diffusion process Methods 0.000 claims description 6
- 229910052710 silicon Inorganic materials 0.000 claims description 6
- 239000010703 silicon Substances 0.000 claims description 6
- 238000005468 ion implantation Methods 0.000 claims description 5
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical group O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical group [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 2
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 2
- 238000007740 vapor deposition Methods 0.000 claims description 2
- 238000000151 deposition Methods 0.000 claims 1
- 150000004767 nitrides Chemical class 0.000 description 27
- 229920005591 polysilicon Polymers 0.000 description 11
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 239000000853 adhesive Substances 0.000 description 5
- 230000001070 adhesive effect Effects 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910004298 SiO 2 Inorganic materials 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 150000002825 nitriles Chemical class 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 239000005360 phosphosilicate glass Substances 0.000 description 1
- 230000002265 prevention Effects 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000005019 vapor deposition process Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76213—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose
- H01L21/76216—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B20/00—Read-only memory [ROM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US184079A | 1979-01-08 | 1979-01-08 | |
US184079 | 1979-01-08 |
Publications (1)
Publication Number | Publication Date |
---|---|
NL7908534A true NL7908534A (nl) | 1980-07-10 |
Family
ID=21698078
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
NL7908534A NL7908534A (nl) | 1979-01-08 | 1979-11-23 | Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. |
Country Status (7)
Country | Link |
---|---|
JP (1) | JPS5593271A (ko) |
CA (1) | CA1131796A (ko) |
DE (1) | DE3000121A1 (ko) |
FR (1) | FR2446011A1 (ko) |
GB (1) | GB2040564A (ko) |
IT (1) | IT8019078A0 (ko) |
NL (1) | NL7908534A (ko) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4455737A (en) * | 1978-05-26 | 1984-06-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
US4506437A (en) * | 1978-05-26 | 1985-03-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
US4409722A (en) * | 1980-08-29 | 1983-10-18 | International Business Machines Corporation | Borderless diffusion contact process and structure |
US4341009A (en) * | 1980-12-05 | 1982-07-27 | International Business Machines Corporation | Method for making an electrical contact to a silicon substrate through a relatively thin layer of silicon dioxide on the surface of the substrate |
JPS57113289A (en) * | 1980-12-30 | 1982-07-14 | Fujitsu Ltd | Semiconductor device and its manufacture |
US4517729A (en) * | 1981-07-27 | 1985-05-21 | American Microsystems, Incorporated | Method for fabricating MOS device with self-aligned contacts |
US4686000A (en) * | 1985-04-02 | 1987-08-11 | Heath Barbara A | Self-aligned contact process |
JPS63207171A (ja) * | 1987-02-24 | 1988-08-26 | Nippon Telegr & Teleph Corp <Ntt> | 半導体メモリ装置及びその製造方法 |
US5159353A (en) * | 1991-07-02 | 1992-10-27 | Hewlett-Packard Company | Thermal inkjet printhead structure and method for making the same |
KR100377833B1 (ko) * | 2001-06-19 | 2003-03-29 | 삼성전자주식회사 | 보더리스 콘택 구조를 갖는 반도체 장치 및 그 제조방법 |
-
1979
- 1979-11-14 CA CA339,798A patent/CA1131796A/en not_active Expired
- 1979-11-21 GB GB7940199A patent/GB2040564A/en not_active Withdrawn
- 1979-11-23 NL NL7908534A patent/NL7908534A/nl not_active Application Discontinuation
-
1980
- 1980-01-03 DE DE19803000121 patent/DE3000121A1/de not_active Withdrawn
- 1980-01-07 FR FR8000237A patent/FR2446011A1/fr active Granted
- 1980-01-08 IT IT8019078A patent/IT8019078A0/it unknown
- 1980-01-08 JP JP83180A patent/JPS5593271A/ja active Pending
Also Published As
Publication number | Publication date |
---|---|
FR2446011B3 (ko) | 1981-11-06 |
GB2040564A (en) | 1980-08-28 |
FR2446011A1 (fr) | 1980-08-01 |
CA1131796A (en) | 1982-09-14 |
IT8019078A0 (it) | 1980-01-08 |
JPS5593271A (en) | 1980-07-15 |
DE3000121A1 (de) | 1980-07-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
NL8303138A (nl) | Werkwijze voor het vervaardigen van mos-inrichtingen met zelf-uitgerichte contacten en dergelijke mos-inrichtingen. | |
US4466172A (en) | Method for fabricating MOS device with self-aligned contacts | |
US6656791B2 (en) | Semiconductor integrated circuit with resistor and method for fabricating thereof | |
US4984055A (en) | Semiconductor device having a plurality of conductive layers and manufacturing method therefor | |
US5899722A (en) | Method of forming dual spacer for self aligned contact integration | |
US5994745A (en) | ROM device having shaped gate electrodes and corresponding code implants | |
EP0469367A1 (en) | Method for creating self-aligned, non-patterned contact areas and stacked capacitors using the method | |
JP2886494B2 (ja) | 集積回路チップの製造方法 | |
NL7908534A (nl) | Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. | |
US4818725A (en) | Technique for forming planarized gate structure | |
US5619063A (en) | Edgeless, self-aligned, differential oxidation enhanced and difusion-controlled minimum-geometry antifuse and method of fabrication | |
US4365405A (en) | Method of late programming read only memory devices | |
US4364165A (en) | Late programming using a silicon nitride interlayer | |
US5525533A (en) | Method of making a low voltage coefficient capacitor | |
US5705441A (en) | Ion implant silicon nitride mask for a silicide free contact region in a self aligned silicide process | |
US6040209A (en) | Semiconductor memory device and method of forming transistors in a peripheral circuit of the semiconductor memory device | |
US4499653A (en) | Small dimension field effect transistor using phosphorous doped silicon glass reflow process | |
US7060575B2 (en) | Semiconductor device having transistor and method of manufacturing the same | |
US6444404B1 (en) | Method of fabricating ESD protection device by using the same photolithographic mask for both the ESD implantation and the silicide blocking regions | |
KR100463203B1 (ko) | 활성 영역을 구비하는 반도체 소자 | |
JPH02177470A (ja) | 半導体装置 | |
JPS59113669A (ja) | 半導体素子 | |
KR100630651B1 (ko) | 반도체 장치 및 그 제조 방법 | |
KR20000076942A (ko) | 반도체 구조 및 그 제조 방법 | |
KR100428788B1 (ko) | 반도체 장치의 커패시터 구조체 및 그 형성 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A85 | Still pending on 85-01-01 | ||
BV | The patent application has lapsed |