NL7908534A - Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. - Google Patents
Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. Download PDFInfo
- Publication number
- NL7908534A NL7908534A NL7908534A NL7908534A NL7908534A NL 7908534 A NL7908534 A NL 7908534A NL 7908534 A NL7908534 A NL 7908534A NL 7908534 A NL7908534 A NL 7908534A NL 7908534 A NL7908534 A NL 7908534A
- Authority
- NL
- Netherlands
- Prior art keywords
- layer
- source
- gate
- drain regions
- gate electrodes
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B20/00—Read-only memory [ROM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H10W10/0126—
-
- H10W10/13—
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US184079A | 1979-01-08 | 1979-01-08 | |
| US184079 | 1988-04-20 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| NL7908534A true NL7908534A (nl) | 1980-07-10 |
Family
ID=21698078
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| NL7908534A NL7908534A (nl) | 1979-01-08 | 1979-11-23 | Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. |
Country Status (7)
| Country | Link |
|---|---|
| JP (1) | JPS5593271A (cg-RX-API-DMAC10.html) |
| CA (1) | CA1131796A (cg-RX-API-DMAC10.html) |
| DE (1) | DE3000121A1 (cg-RX-API-DMAC10.html) |
| FR (1) | FR2446011A1 (cg-RX-API-DMAC10.html) |
| GB (1) | GB2040564A (cg-RX-API-DMAC10.html) |
| IT (1) | IT8019078A0 (cg-RX-API-DMAC10.html) |
| NL (1) | NL7908534A (cg-RX-API-DMAC10.html) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4455737A (en) * | 1978-05-26 | 1984-06-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
| US4506437A (en) * | 1978-05-26 | 1985-03-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
| US4409722A (en) * | 1980-08-29 | 1983-10-18 | International Business Machines Corporation | Borderless diffusion contact process and structure |
| US4341009A (en) * | 1980-12-05 | 1982-07-27 | International Business Machines Corporation | Method for making an electrical contact to a silicon substrate through a relatively thin layer of silicon dioxide on the surface of the substrate |
| JPS57113289A (en) * | 1980-12-30 | 1982-07-14 | Fujitsu Ltd | Semiconductor device and its manufacture |
| US4517729A (en) * | 1981-07-27 | 1985-05-21 | American Microsystems, Incorporated | Method for fabricating MOS device with self-aligned contacts |
| US4686000A (en) * | 1985-04-02 | 1987-08-11 | Heath Barbara A | Self-aligned contact process |
| JPS63207171A (ja) * | 1987-02-24 | 1988-08-26 | Nippon Telegr & Teleph Corp <Ntt> | 半導体メモリ装置及びその製造方法 |
| US5159353A (en) * | 1991-07-02 | 1992-10-27 | Hewlett-Packard Company | Thermal inkjet printhead structure and method for making the same |
| KR100377833B1 (ko) * | 2001-06-19 | 2003-03-29 | 삼성전자주식회사 | 보더리스 콘택 구조를 갖는 반도체 장치 및 그 제조방법 |
-
1979
- 1979-11-14 CA CA339,798A patent/CA1131796A/en not_active Expired
- 1979-11-21 GB GB7940199A patent/GB2040564A/en not_active Withdrawn
- 1979-11-23 NL NL7908534A patent/NL7908534A/nl not_active Application Discontinuation
-
1980
- 1980-01-03 DE DE19803000121 patent/DE3000121A1/de not_active Withdrawn
- 1980-01-07 FR FR8000237A patent/FR2446011A1/fr active Granted
- 1980-01-08 JP JP83180A patent/JPS5593271A/ja active Pending
- 1980-01-08 IT IT8019078A patent/IT8019078A0/it unknown
Also Published As
| Publication number | Publication date |
|---|---|
| DE3000121A1 (de) | 1980-07-17 |
| CA1131796A (en) | 1982-09-14 |
| FR2446011A1 (fr) | 1980-08-01 |
| JPS5593271A (en) | 1980-07-15 |
| GB2040564A (en) | 1980-08-28 |
| IT8019078A0 (it) | 1980-01-08 |
| FR2446011B3 (cg-RX-API-DMAC10.html) | 1981-11-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| NL8303138A (nl) | Werkwijze voor het vervaardigen van mos-inrichtingen met zelf-uitgerichte contacten en dergelijke mos-inrichtingen. | |
| US6656791B2 (en) | Semiconductor integrated circuit with resistor and method for fabricating thereof | |
| US4466172A (en) | Method for fabricating MOS device with self-aligned contacts | |
| US4984055A (en) | Semiconductor device having a plurality of conductive layers and manufacturing method therefor | |
| US5899722A (en) | Method of forming dual spacer for self aligned contact integration | |
| US5994745A (en) | ROM device having shaped gate electrodes and corresponding code implants | |
| EP0469367A1 (en) | Method for creating self-aligned, non-patterned contact areas and stacked capacitors using the method | |
| JP2749750B2 (ja) | 集積回路チップの製造方法 | |
| NL7908534A (nl) | Werkwijze voor het vervaardigen van een mos-inrichting met zelf-uitgerichte contacten. | |
| US4818725A (en) | Technique for forming planarized gate structure | |
| US5619063A (en) | Edgeless, self-aligned, differential oxidation enhanced and difusion-controlled minimum-geometry antifuse and method of fabrication | |
| US4365405A (en) | Method of late programming read only memory devices | |
| US5705441A (en) | Ion implant silicon nitride mask for a silicide free contact region in a self aligned silicide process | |
| US5525533A (en) | Method of making a low voltage coefficient capacitor | |
| KR100463203B1 (ko) | 활성 영역을 구비하는 반도체 소자 | |
| US6040209A (en) | Semiconductor memory device and method of forming transistors in a peripheral circuit of the semiconductor memory device | |
| US4499653A (en) | Small dimension field effect transistor using phosphorous doped silicon glass reflow process | |
| JPH02177470A (ja) | 半導体装置 | |
| KR100630651B1 (ko) | 반도체 장치 및 그 제조 방법 | |
| KR20000076942A (ko) | 반도체 구조 및 그 제조 방법 | |
| KR100428788B1 (ko) | 반도체 장치의 커패시터 구조체 및 그 형성 방법 | |
| JPH0878637A (ja) | 半導体装置およびその製造方法 | |
| US5883410A (en) | Edge wrap-around protective extension for covering and protecting edges of thick oxide layer | |
| KR100219549B1 (ko) | 랜딩 패드를 갖는 반도체 소자의 제조방법 | |
| JP2710843B2 (ja) | 半導体装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A85 | Still pending on 85-01-01 | ||
| BV | The patent application has lapsed |