KR960009662B1 - Control scheme of current retry count in a multiprocessor interrupt requester - Google Patents
Control scheme of current retry count in a multiprocessor interrupt requester Download PDFInfo
- Publication number
- KR960009662B1 KR960009662B1 KR94010639A KR19940010639A KR960009662B1 KR 960009662 B1 KR960009662 B1 KR 960009662B1 KR 94010639 A KR94010639 A KR 94010639A KR 19940010639 A KR19940010639 A KR 19940010639A KR 960009662 B1 KR960009662 B1 KR 960009662B1
- Authority
- KR
- South Korea
- Prior art keywords
- bit
- retrying
- rising edge
- control scheme
- coefficient value
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/48—Program initiating; Program switching, e.g. by interrupt
- G06F9/4806—Task transfer initiation or dispatching
- G06F9/4812—Task transfer initiation or dispatching by interrupt, e.g. masked
- G06F9/4818—Priority circuits therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/24—Handling requests for interconnection or transfer for access to input/output bus using interrupt
- G06F13/26—Handling requests for interconnection or transfer for access to input/output bus using interrupt with priority control
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/163—Interprocessor communication
- G06F15/17—Interprocessor communication using an input/output type connection, e.g. channel, I/O port
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Software Systems (AREA)
- Computer Hardware Design (AREA)
- Retry When Errors Occur (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR94010639A KR960009662B1 (en) | 1994-05-16 | 1994-05-16 | Control scheme of current retry count in a multiprocessor interrupt requester |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR94010639A KR960009662B1 (en) | 1994-05-16 | 1994-05-16 | Control scheme of current retry count in a multiprocessor interrupt requester |
Publications (2)
Publication Number | Publication Date |
---|---|
KR950033870A KR950033870A (ko) | 1995-12-26 |
KR960009662B1 true KR960009662B1 (en) | 1996-07-23 |
Family
ID=19383141
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR94010639A KR960009662B1 (en) | 1994-05-16 | 1994-05-16 | Control scheme of current retry count in a multiprocessor interrupt requester |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR960009662B1 (ko) |
-
1994
- 1994-05-16 KR KR94010639A patent/KR960009662B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR950033870A (ko) | 1995-12-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW370650B (en) | System and method for interfacing manually controllable input devices to a universal computer bus system | |
EP0404061A3 (en) | Computer having a resume function and operable on an internal power source | |
EP0325856A3 (en) | Interface circuit for data transfer between processor and input/output device | |
CA1299762C (en) | Method of direct memory access control | |
EG17290A (en) | Arrangement for apportioing priority among co-operating computers | |
KR960009662B1 (en) | Control scheme of current retry count in a multiprocessor interrupt requester | |
MY114652A (en) | Personal computer with local bus arbitration. | |
AU6272299A (en) | Regulating a data transfer time | |
EP0987635A3 (en) | Apparatus and method for limit -based arbitration scheme | |
JPS5757332A (en) | Input-output control system | |
JPS6472254A (en) | Data transfer control system | |
JPS6448160A (en) | Serial interface control system | |
JPS6425267A (en) | Data transfer confirming system | |
JPS57176588A (en) | Electronic computer | |
JPS56115060A (en) | Method of data transmission | |
JPS5717058A (en) | Control system of microprogram | |
JPS62145411A (ja) | システムリセツト制御方式 | |
JPS57117058A (en) | Composite computer | |
TW247948B (en) | Network card | |
KR940003332B1 (ko) | 시스템 버스의 사용량을 조절할 수 있는 버스 리퀘스터 | |
JPS6412328A (en) | Interface for printer | |
JPS6467664A (en) | Information processor | |
JPS6049465A (ja) | マイクロコンピユ−タ間のデ−タ転送方法 | |
JPS6457354A (en) | Method and apparatus for data transfer hand shake pipeline | |
JPS5531375A (en) | Signal transmission system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20070702 Year of fee payment: 12 |
|
LAPS | Lapse due to unpaid annual fee |