KR20030027784A - 상호 연결 구조물과 상호 연결 구조물 상에서 장벽 층을형성하는 방법 및 반도체 제조 시스템 - Google Patents
상호 연결 구조물과 상호 연결 구조물 상에서 장벽 층을형성하는 방법 및 반도체 제조 시스템 Download PDFInfo
- Publication number
- KR20030027784A KR20030027784A KR1020020058667A KR20020058667A KR20030027784A KR 20030027784 A KR20030027784 A KR 20030027784A KR 1020020058667 A KR1020020058667 A KR 1020020058667A KR 20020058667 A KR20020058667 A KR 20020058667A KR 20030027784 A KR20030027784 A KR 20030027784A
- Authority
- KR
- South Korea
- Prior art keywords
- tungsten
- film
- barrier layer
- chamber
- interconnect structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76846—Layer combinations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/2855—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table by physical means, e.g. sputtering, evaporation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76876—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1068—Formation and after-treatment of conductors
- H01L2221/1073—Barrier, adhesion or liner layers
- H01L2221/1084—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L2221/1089—Stacks of seed layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/978—Semiconductor device manufacturing: process forming tapered edges on substrate or adjacent layers
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Physical Vapour Deposition (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/967,094 | 2001-09-28 | ||
| US09/967,094 US7071563B2 (en) | 2001-09-28 | 2001-09-28 | Barrier layer for interconnect structures of a semiconductor wafer and method for depositing the barrier layer |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| KR20030027784A true KR20030027784A (ko) | 2003-04-07 |
Family
ID=25512300
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020020058667A Withdrawn KR20030027784A (ko) | 2001-09-28 | 2002-09-27 | 상호 연결 구조물과 상호 연결 구조물 상에서 장벽 층을형성하는 방법 및 반도체 제조 시스템 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US7071563B2 (enExample) |
| JP (1) | JP2003142424A (enExample) |
| KR (1) | KR20030027784A (enExample) |
| GB (1) | GB2380317A (enExample) |
| TW (1) | TW533569B (enExample) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6503824B1 (en) * | 2001-10-12 | 2003-01-07 | Mosel Vitelic, Inc. | Forming conductive layers on insulators by physical vapor deposition |
| US8271055B2 (en) * | 2002-11-21 | 2012-09-18 | International Business Machines Corporation | Interface transceiver power management method and apparatus including controlled circuit complexity and power supply voltage |
| US7233073B2 (en) * | 2003-07-31 | 2007-06-19 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
| US8308053B2 (en) * | 2005-08-31 | 2012-11-13 | Micron Technology, Inc. | Microfeature workpieces having alloyed conductive structures, and associated methods |
| US20090242385A1 (en) * | 2008-03-28 | 2009-10-01 | Tokyo Electron Limited | Method of depositing metal-containing films by inductively coupled physical vapor deposition |
| DE102011006899B4 (de) | 2011-04-06 | 2025-01-30 | Te Connectivity Germany Gmbh | Verfahren zur Herstellung von Kontaktelementen durch mechanisches Aufbringen von Materialschicht mit hoher Auflösung sowie Kontaktelement und eine Vorrichtung zur Herstellung |
| JP7456178B2 (ja) * | 2019-06-18 | 2024-03-27 | Toppanホールディングス株式会社 | ガスバリア性積層体およびその製造方法 |
| US11742282B2 (en) | 2020-08-07 | 2023-08-29 | Micron Technology, Inc. | Conductive interconnects |
Family Cites Families (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4647361A (en) * | 1985-09-03 | 1987-03-03 | International Business Machines Corporation | Sputtering apparatus |
| US5229323A (en) * | 1987-08-21 | 1993-07-20 | Kabushiki Kaisha Toshiba | Method for manufacturing a semiconductor device with Schottky electrodes |
| JPS6464318A (en) | 1987-09-04 | 1989-03-10 | Hitachi Ltd | Manufacture of semiconductor device |
| FR2624304B1 (fr) | 1987-12-04 | 1990-05-04 | Philips Nv | Procede pour etablir une structure d'interconnexion electrique sur un dispositif semiconducteur au silicium |
| JPH01296611A (ja) * | 1988-05-25 | 1989-11-30 | Canon Inc | 半導体薄膜堆積法 |
| JPH05129226A (ja) | 1991-11-01 | 1993-05-25 | Seiko Epson Corp | 半導体装置の製造方法 |
| US5604158A (en) * | 1993-03-31 | 1997-02-18 | Intel Corporation | Integrated tungsten/tungsten silicide plug process |
| US5340370A (en) * | 1993-11-03 | 1994-08-23 | Intel Corporation | Slurries for chemical mechanical polishing |
| US5600182A (en) | 1995-01-24 | 1997-02-04 | Lsi Logic Corporation | Barrier metal technology for tungsten plug interconnection |
| US5604140A (en) | 1995-05-22 | 1997-02-18 | Lg Semicon, Co. Ltd. | Method for forming fine titanium nitride film and method for fabricating semiconductor element using the same |
| US5672543A (en) * | 1996-04-29 | 1997-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Volcano defect-free tungsten plug |
| EP0841690B1 (en) * | 1996-11-12 | 2006-03-01 | Samsung Electronics Co., Ltd. | Tungsten nitride (WNx) layer manufacturing method and metal wiring manufacturing method |
| US5985749A (en) * | 1997-06-25 | 1999-11-16 | Vlsi Technology, Inc. | Method of forming a via hole structure including CVD tungsten silicide barrier layer |
| JP3456391B2 (ja) * | 1997-07-03 | 2003-10-14 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
| US5956609A (en) * | 1997-08-11 | 1999-09-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for reducing stress and improving step-coverage of tungsten interconnects and plugs |
| US5847463A (en) * | 1997-08-22 | 1998-12-08 | Micron Technology, Inc. | Local interconnect comprising titanium nitride barrier layer |
| US6022800A (en) | 1998-04-29 | 2000-02-08 | Worldwide Semiconductor Manufacturing Corporation | Method of forming barrier layer for tungsten plugs in interlayer dielectrics |
| JP3436132B2 (ja) * | 1998-05-13 | 2003-08-11 | セイコーエプソン株式会社 | 半導体装置 |
| US6372633B1 (en) * | 1998-07-08 | 2002-04-16 | Applied Materials, Inc. | Method and apparatus for forming metal interconnects |
| US6037263A (en) * | 1998-11-05 | 2000-03-14 | Vanguard International Semiconductor Corporation | Plasma enhanced CVD deposition of tungsten and tungsten compounds |
| US20020132473A1 (en) * | 2001-03-13 | 2002-09-19 | Applied Materials ,Inc. | Integrated barrier layer structure for copper contact level metallization |
| US20020144889A1 (en) * | 2001-04-09 | 2002-10-10 | Applied Materials, Inc. | Burn-in process for high density plasma PVD chamber |
-
2001
- 2001-09-28 US US09/967,094 patent/US7071563B2/en not_active Expired - Fee Related
-
2002
- 2002-01-30 TW TW091101551A patent/TW533569B/zh not_active IP Right Cessation
- 2002-02-28 GB GB0204747A patent/GB2380317A/en not_active Withdrawn
- 2002-09-26 JP JP2002280540A patent/JP2003142424A/ja not_active Withdrawn
- 2002-09-27 KR KR1020020058667A patent/KR20030027784A/ko not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| GB0204747D0 (en) | 2002-04-17 |
| JP2003142424A (ja) | 2003-05-16 |
| GB2380317A (en) | 2003-04-02 |
| US20030062626A1 (en) | 2003-04-03 |
| TW533569B (en) | 2003-05-21 |
| US7071563B2 (en) | 2006-07-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6800180B1 (en) | Resputtering to achieve better step coverage | |
| US7285196B2 (en) | Methods and apparatus for making integrated-circuit wiring from copper, silver, gold, and other metals | |
| US6045666A (en) | Aluminum hole filling method using ionized metal adhesion layer | |
| US7026238B2 (en) | Reliability barrier integration for Cu application | |
| US6359160B1 (en) | MOCVD molybdenum nitride diffusion barrier for CU metallization | |
| JP2010109388A (ja) | 窒化チタン障壁層の形成方法及び窒化チタン障壁層を含む半導体デバイス | |
| KR100501460B1 (ko) | 이온화된금속으로부터증착된접착층을사용한반도체구조물내의홀충전방법 | |
| US6368962B2 (en) | Semiconductor processing method of forming a conductive line, and buried bit line memory circuitry | |
| US7071563B2 (en) | Barrier layer for interconnect structures of a semiconductor wafer and method for depositing the barrier layer | |
| US20030054628A1 (en) | Method of forming a low resistance multi-layered TiN film with superior barrier property using poison mode cycling | |
| JP3408463B2 (ja) | 半導体装置の製造方法 | |
| KR100560296B1 (ko) | 다층 금속박막의 제조 방법 | |
| US6143362A (en) | Chemical vapor deposition of titanium | |
| US20030119325A1 (en) | Method of forming a metal line in a semiconductor device | |
| US6503824B1 (en) | Forming conductive layers on insulators by physical vapor deposition | |
| US6365510B2 (en) | Method for fabricating a contact layer | |
| US6245631B1 (en) | Method of forming buried bit line memory circuitry and semiconductor processing method of forming a conductive line | |
| KR100257154B1 (ko) | 반도체 소자의 금속 배선 형성 방법 | |
| US6316355B1 (en) | Method for forming metal wire using titanium film in semiconductor device having contact holes | |
| KR100257153B1 (ko) | 반도체 소자의 금속 배선 형성 방법 | |
| KR100602789B1 (ko) | 반도체 소자의 장벽금속막 형성 방법 | |
| US20050181600A1 (en) | Method of forming a semiconductor device having a Ti/TiN/Ti<002>/a1<111> laminate | |
| KR20030048618A (ko) | 반도체 소자의 구리 배선 형성 방법 | |
| US20070125748A1 (en) | Method for controlling a thickness of a first layer and method for adjusting the thickness of different first layers | |
| JP2000164717A (ja) | 半導体装置及び半導体装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20020927 |
|
| PG1501 | Laying open of application | ||
| PC1203 | Withdrawal of no request for examination | ||
| WITN | Application deemed withdrawn, e.g. because no request for examination was filed or no examination fee was paid |