KR100448855B1 - Manufacturing method for semiconductor device - Google Patents

Manufacturing method for semiconductor device Download PDF

Info

Publication number
KR100448855B1
KR100448855B1 KR10-2002-0042057A KR20020042057A KR100448855B1 KR 100448855 B1 KR100448855 B1 KR 100448855B1 KR 20020042057 A KR20020042057 A KR 20020042057A KR 100448855 B1 KR100448855 B1 KR 100448855B1
Authority
KR
South Korea
Prior art keywords
film
hard mask
thin film
pattern
photoresist pattern
Prior art date
Application number
KR10-2002-0042057A
Other languages
Korean (ko)
Other versions
KR20040008420A (en
Inventor
박창헌
전범진
Original Assignee
주식회사 하이닉스반도체
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 주식회사 하이닉스반도체 filed Critical 주식회사 하이닉스반도체
Priority to KR10-2002-0042057A priority Critical patent/KR100448855B1/en
Publication of KR20040008420A publication Critical patent/KR20040008420A/en
Application granted granted Critical
Publication of KR100448855B1 publication Critical patent/KR100448855B1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76865Selective removal of parts of the layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31144Etching the insulating layers by chemical or physical means using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/32055Deposition of semiconductive layers, e.g. poly - or amorphous silicon layers

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Semiconductor Memories (AREA)

Abstract

본 발명은 반도체소자의 제조방법에 관한 것으로, 높은 종횡비(high aspect ratio)를 갖는 오목형(concave) 저장전극을 형성하기 위하여 저장전극 마스크로 사용되는 감광막패턴을 하부감광막/하드마스크층/상부감광막의 3중구조로 형성하여 사진공정 시 공정 마진을 확보하여 패턴을 프로파일(profile)을 균일하게 형성하고, 그에 따른 반도체소자의 고집적화를 유리하게 하는 기술이다.BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a method of fabricating a semiconductor device, wherein a photoresist pattern used as a storage electrode mask for forming a concave storage electrode having a high aspect ratio is a bottom photoresist / hard mask layer / upper photoresist. It is a technology to form a triple structure of the process to ensure a process margin during the photo process to form a uniform profile (profile), and thereby the high integration of the semiconductor device.

Description

반도체소자의 제조방법{Manufacturing method for semiconductor device}Manufacturing method for semiconductor device

본 발명은 반도체소자의 제조방법에 관한 것으로, 보다 상세하게 높은 종횡비를 갖는 저장전극의 형성공정 시 사진식각공정에 대한 공정 마진을 확보하여 공정의 안정성을 확보하는 반도체소자의 제조방법에 관한 것이다.The present invention relates to a method of manufacturing a semiconductor device, and more particularly, to a method of manufacturing a semiconductor device to secure process stability by securing a process margin for a photolithography process during the formation of a storage electrode having a high aspect ratio.

반도체소자가 고집적화됨에 따라 소자의 동작에 필요한 최소한의 캐패시터의정전용량은 줄어드는데 한계가 있다. 이에 작은 면적에 최소한의 정전용량(C)을 확보하기 위하여 많은 노력을 기울이고 있다. 정전용량은 유전율(ε)과 저장전극 표면적(A)에 비례하고 유전막 두께(d)에 반비례하므로 정전용량을 증가시키는 방법으로는 여러가지가 있을 수 있지만, 그 중에서 유전율이 큰 고유전체인 BST((Ba1-xSrx)TiO3), PZT(Pb(ZrTi1-x)O3), Ta2O5등을 이용하여 캐패시터의 정전용량을 증가시키는 방법이 현재 많이 연구되고 있다.As semiconductor devices are highly integrated, there is a limit in that the capacitance of the minimum capacitor required for the operation of the device is reduced. In order to secure a small amount of capacitance (C) in a small area is making a lot of effort. Since the capacitance is proportional to the dielectric constant (ε) and the storage electrode surface area (A) and inversely proportional to the dielectric film thickness (d), there are various ways to increase the capacitance, but BST (( Ba 1-x Sr x ) TiO 3 ), PZT (Pb (ZrTi 1-x ) O 3 ), Ta 2 O 5 and the like to increase the capacitance of the capacitor is currently being studied a lot.

또한, 종래에는 전극 물질로서 다결정실리콘이 주로 사용되었으나, 상기 고유전체를 이용하여 캐패시터를 형성하는 경우 루테늄(Ru), 이리듐(Ir), 플라티늄(Pt) 등의 귀금속이 전극 물질로 사용되고 있다. 그러나, 상기 루테늄은 막질이 치밀하지 못하여 여러 가지 공정에 사용되는 케미칼(chemical) 및 플라즈마(plasma) 등을 통과시켜 하부 박막을 손상시키는 문제점이 있다.In addition, conventionally, polycrystalline silicon is mainly used as an electrode material, but when forming a capacitor using the high dielectric material, precious metals such as ruthenium (Ru), iridium (Ir), and platinum (Pt) are used as the electrode material. However, the ruthenium has a problem in that the film quality is not dense and the lower thin film is damaged by passing through chemical and plasma used in various processes.

이하, 종래기술에 따른 반도체소자의 제조방법에 대하여 설명한다.Hereinafter, a method of manufacturing a semiconductor device according to the prior art will be described.

먼저, 소정의 하부구조물이 구비되는 반도체기판 상부에 저장전극 콘택플러그가 구비되는 층간절연막을 형성한다.First, an interlayer insulating film having a storage electrode contact plug is formed on a semiconductor substrate having a predetermined lower structure.

다음, 전체표면 상부에 식각방지막을 소정 두께 형성한다. 이때, 상기 식각방지막은 질화막으로 형성된 것이다.Next, an anti-etching film is formed on the entire surface to a predetermined thickness. In this case, the etch stop film is formed of a nitride film.

그 다음, 상기 식각방지막 상부에 코아절연막을 형성한다. 이때, 상기 코아절연막은 산화막으로 형성되며, 형성하고자 하는 저장전극의 높이만큼 형성한다.Next, a core insulating layer is formed on the etch stop layer. In this case, the core insulation layer is formed of an oxide layer and is formed by the height of the storage electrode to be formed.

다음, 상기 코아절연막 상부에 하드마스크용 박막을 소정 두께 형성한다. 이때, 상기 하드마스크용 박막은 다결정실리콘층으로 형성된 것이다.Next, a thin film for a hard mask is formed on the core insulation layer. In this case, the hard mask thin film is formed of a polycrystalline silicon layer.

그 다음, 상기 하드마스크용 박막 상부에 저장전극으로 예정되는 부분을 노출시키는 감광막패턴을 형성한다.Next, a photoresist pattern is formed on the hard mask thin film to expose a predetermined portion as a storage electrode.

다음, 상기 감광막패턴을 식각마스크로 상기 하드마스크용 박막을 식각하여 하드마스크용 박막 패턴을 형성한다.Next, the hard mask thin film is etched using the photoresist pattern as an etch mask to form a hard mask thin film pattern.

그 다음, 상기 감광막패턴 및 하드마스크용 박막패턴을 식각마스크로 상기 코아절연막 및 식각방지막을 식각하여 상기 저장전극 콘택플러그를 노출시키는 트렌치를 형성한다.Next, the core insulation layer and the etch stop layer are etched using the photoresist pattern and the thin film pattern for hard mask to form a trench to expose the storage electrode contact plug.

다음, 상기 하드마스크용 박막패턴을 제거한 후 세정공정을 실시한다.Next, the hard mask thin film pattern is removed and a cleaning process is performed.

그 후, 도시되어 있지는 않지만 저장전극, 유전체막 및 플레이트전극을 형성하여 캐패시터를 완성한다.Thereafter, although not shown, a storage electrode, a dielectric film, and a plate electrode are formed to complete the capacitor.

상기한 바와 같이 종래기술에 따른 반도체소자의 제조방법은, 반도체소자가 고집적화되어 감에 따라 저장전극의 표면적을 증가시키기 위하여 3차원 구조의 저장전극을 형성하는 등의 방법을 사용하였으나, 코아절연막의 식각 시 식각마스크로서 감광막패턴을 사용하는 공정에 비해 하드마스크용 박막의 증착, 하드마스크용 박막의 패터닝, 하드마스크용 박막의 제거 및 세정 공정 등 복잡한 공정이 요구되므로 제조 원가의 상승 및 공정 증가에 따른 수율이 감소하는 문제점이 있다.As described above, the semiconductor device manufacturing method according to the related art uses a method such as forming a storage electrode having a three-dimensional structure in order to increase the surface area of the storage electrode as the semiconductor device is highly integrated. Compared to the process of using the photoresist pattern as an etching mask during etching, complicated processes such as deposition of hard mask thin film, patterning of hard mask thin film, removal and cleaning of hard mask thin film are required. There is a problem that the yield is reduced.

본 발명은 상기한 종래기술의 문제점을 해결하기 위하여, 높은 종횡비를 갖는 저장전극의 형성공정 시 하부감광막/하드마스크용 박막/상부감광막 3중 구조를 패터닝하여 이를 식각마스크로 사용함으로써 하부구조물의 패터닝 공정후 용이하게 하드마스크용 박막을 제거할 수 있도록 하여 사진식각공정에 대한 공정 마진을 확보하고, 공정의 안정성 확보 및 단순화를 가능하게 하며 반도체소자의 수율을 향상시킬 수 있는 반도체소자의 제조방법을 제공하는데 그 목적이 있다.The present invention is to solve the problems of the prior art, patterning the lower structure by patterning the triple layer structure of the lower photoresist film / hard mask thin film / upper photoresist film during the formation of the storage electrode having a high aspect ratio and using it as an etching mask After the process, it is possible to easily remove the thin film for the hard mask to secure a process margin for the photolithography process, to ensure and simplify the process stability, and to improve the yield of semiconductor devices. The purpose is to provide.

도 1 내지 도 5 는 본 발명에 따른 반도체소자의 제조방법을 도시한 공정 단면도.1 to 5 are cross-sectional views illustrating a method of manufacturing a semiconductor device in accordance with the present invention.

< 도면의 주요부분에 대한 부호의 설명 ><Description of Symbols for Major Parts of Drawings>

11 : 제1층간절연막 13 : 비트라인11: first interlayer insulating film 13: bit line

15 : 제2층간절연막 17 : 저장전극 콘택플러그15: second interlayer insulating film 17: storage electrode contact plug

19 : 코아절연막 21 : 하부감광막19 core insulation film 21 lower photosensitive film

22 : 하부감광막패턴 23 : 하드마스크용 박막22: lower photoresist pattern 23: thin film for the hard mask

24 : 하드마스크용 박막 패턴 25 : 상부감광막24: thin film pattern for the hard mask 25: upper photosensitive film

26 : 상부감광막패턴 27 : 트렌치26 upper photoresist pattern 27 trench

이상의 목적을 달성하기 위하여 본 발명에 따른 반도체소자의 제조방법은,반도체기판 상부에 저장전극 콘택플러그가 구비되는 층간절연막을 형성하는 공정과,상기 층간절연막 상부에 코아절연막을 형성하는 공정과,상기 코아절연막 상부에 하부감광막, 하드마스크용 박막 및 상부감광막을 적층하는 공정과,저장전극 마스크를 이용한 상기 상부감광막의 노광 및 현상 공정으로 상부감광막패턴을 형성하는 공정과,상기 상부감광막패턴을 식각마스크로 상기 하드마스크용 박막 및 하부감광막을 식각하여 하드마스크용 박막 패턴 및 하부감광막패턴을 형성하는 공정과,상기 상부감광막패턴, 하드마스크용 박막패턴 및 하부감광막패턴을 식각마스크로 상기 코아절연막을 식각하여 상기 저장전극 콘택플러그를 노출시키는 트렌치를 형성하는 동시에 상기 트렌치 내측으로 상기 하부감광막패턴의 측벽을 노출시키되, 상기 하부감광막의 식각공정은 주식각가스인 수소가스에 기화 H2O 플라즈마, CH3F, CH4, NH3또는 불활성가스를 첨가가스로 혼합한 혼합가스를 식각가스로 이용하여 실시하는 공정과,상기 하부감광막패턴을 제거하여 상기 트렌치가 구비되는 코아절연막의 상측을 노출시키는 공정을 포함하는 것과,상기 하드마스크용 박막은 다결정실리콘층, 질화막 또는 저유전물질로 형성되되, 상기 저유전물질은 SiLK, Flare, BCB 또는 CORAL인 것과,상기 하부감광막은 상기 하드마스크용 박막 패턴에 대하여 20 : 1 ∼ 50 : 1의 식각선택비를 갖는 것을 제1특징으로 한다.또한, 이상의 목적을 달성하기 위하여 본 발명에 따른 반도체소자의 제조방법은,반도체기판 상부에 저장전극 콘택플러그가 구비되는 층간절연막을 형성하는 공정과,상기 층간절연막 상부에 코아절연막을 형성하는 공정과,상기 코아절연막 상부에 하부감광막, 하드마스크용 박막 및 상부감광막을 적층하는 공정과,저장전극 마스크를 이용한 상기 상부감광막의 노광 및 현상 공정으로 상부감광막패턴을 형성하는 공정과,상기 상부감광막패턴을 식각마스크로 상기 하드마스크용 박막 및 하부감광막을 식각하여 하드마스크용 박막 패턴 및 하부감광막패턴을 형성하는 공정과,상기 상부감광막패턴, 하드마스크용 박막패턴 및 하부감광막패턴을 식각마스크로 상기 코아절연막을 식각하여 상기 저장전극 콘택플러그를 노출시키는 트렌치를 형성하는 동시에 상기 트렌치 내측으로 상기 하부감광막패턴의 측벽을 노출시키되, 상기 하부감광막의 식각공정은 온도 -100 ∼ 0 ℃, 압력 30 ∼ 100 mtorr, 바이어스 파워 0 ∼ 30 V 인 공정 범위에서 디커플드 소오스(decoupled source)를 이용하여 실시하는 공정과,In order to achieve the above object, a method of manufacturing a semiconductor device according to the present invention includes: forming an interlayer insulating film having a storage electrode contact plug on a semiconductor substrate; forming a core insulating film on the interlayer insulating film; Forming an upper photoresist pattern by laminating a lower photoresist film, a hard mask thin film, and an upper photoresist film on a core insulation layer, and exposing and developing the upper photoresist film using a storage electrode mask; Etching the hard mask thin film and the lower photoresist layer to form a hard mask thin film pattern and a lower photoresist pattern; and etching the core insulation layer using the upper photoresist pattern, the hard mask thin film pattern, and the lower photoresist pattern as an etch mask. To form a trench to expose the storage electrode contact plug and simultaneously Sikidoe expose the side wall of the lower photoresist pattern by trenches inside, the etching process of the lower photoresist layer is mixed with the stock each gas is hydrogen gas vaporized H 2 O plasma, CH 3 F, CH 4, NH 3, or the addition of gas inert gas Using a mixed gas as an etching gas, and removing the lower photoresist pattern to expose an upper side of a core insulating film having the trench, wherein the thin film for hard mask includes a polysilicon layer and a nitride film. Or a low dielectric material, wherein the low dielectric material is SiLK, Flare, BCB, or CORAL, and the lower photoresist has an etching selectivity of 20: 1 to 50: 1 with respect to the thin film pattern for the hard mask. In addition, in order to achieve the above object, a method of manufacturing a semiconductor device according to the present invention, the interlayer cutting provided with a storage electrode contact plug on the semiconductor substrate Forming a soft film, forming a core insulating film on the interlayer insulating film, laminating a lower photosensitive film, a hard mask thin film, and an upper photosensitive film on the core insulating film, and using the storage electrode mask. Forming an upper photoresist pattern by an exposure and development process; forming a hard mask thin film pattern and a lower photoresist pattern by etching the hard mask thin film and the lower photoresist layer using the upper photoresist pattern as an etch mask; The trench insulation layer is etched using the photoresist pattern, the hard mask thin film pattern, and the lower photoresist pattern as an etch mask to form a trench to expose the storage electrode contact plug, and expose sidewalls of the lower photoresist pattern inside the trench. The etching process of the lower photoresist film is carried out at temperature -100 ~ 0 ℃, pressure 30 ~ 100 mtorr, bar And a step performed by the de-coupled-source (source decoupled) from the ground power 0 ~ 30 V range in step,

상기 하부감광막패턴을 제거하여 상기 트렌치가 구비되는 코아절연막의 상측을 노출시키는 공정을 포함하는 것을 제2특징으로 한다.The second feature is that the step of removing the lower photoresist pattern to expose the upper side of the core insulating film provided with the trench.

이하, 첨부된 도면을 참조하여 본 발명을 상세히 설명하기로 한다.Hereinafter, with reference to the accompanying drawings will be described in detail the present invention.

도 1 내지 도 5 는 본 발명에 따른 반도체소자의 제조방법을 도시한 공정 단면도이다.1 to 5 are cross-sectional views illustrating a method of manufacturing a semiconductor device according to the present invention.

먼저, 소정의 하부구조물이 구비되는 반도체기판(도시안됨) 상부에 제1층간절연막(11)을 형성한다.First, a first interlayer insulating film 11 is formed on a semiconductor substrate (not shown) provided with a predetermined lower structure.

다음, 비트라인 콘택마스크를 이용한 사진식각공정으로 상기 제1층간절연막(11)을 식각하여 비트라인 콘택홀(도시안됨)을 형성한 후 상기 비트라인 콘택홀을 통하여 상기 반도체기판에 접속되는 비트라인(13)을 형성한다.Next, the first interlayer insulating layer 11 is etched to form a bit line contact hole (not shown) by a photolithography process using a bit line contact mask, and then a bit line connected to the semiconductor substrate through the bit line contact hole. (13) is formed.

그 다음, 전체표면 상부에 제2층간절연막(15)을 형성한다.Next, a second interlayer insulating film 15 is formed over the entire surface.

다음, 저장전극 콘택마스크를 이용한 사진식각공정으로 상기 제2층간절연막(15) 및 제1층간절연막(11)을 식각하여 저장전극 콘택홀(도시안됨)을 형성한다.Next, the second interlayer insulating layer 15 and the first interlayer insulating layer 11 are etched by a photolithography process using a storage electrode contact mask to form a storage electrode contact hole (not shown).

그 다음, 상기 저장전극 콘택홀을 포함한 전체표면 상부에 도전층(도시안됨)을 형성한 후 평탄화식각하여 저장전극 콘택플러그(17)를 형성한다.Next, a conductive layer (not shown) is formed on the entire surface including the storage electrode contact hole and then planarized to form the storage electrode contact plug 17.

그리고, 전체표면 상부에 코아절연막(19)을 형성한다.Then, a core insulating film 19 is formed over the entire surface.

그 다음, 상기 코아절연막(19) 상부에 하부감광막(21)을 도포한다.Next, a lower photoresist layer 21 is coated on the core insulation layer 19.

다음, 상기 하부감광막(21) 상부에 하드마스크용 박막(23)을 소정 두께 형성한다. 이때, 상기 하드마스크용 박막(23)은 다결정실리콘, 산화막 또는 질화막으로 형성되며, 200 ∼ 400℃에서 형성함으로써 상기 하부감광막(21)의 손상을 방지한다. 또한, 상기 하드마스크용 박막(23)은 SiLK, Flare, BCB 또는 CORAL 등의 저유전물질로 형성할 수도 있다.Next, a thin film 23 for a hard mask is formed on the lower photoresist 21. In this case, the hard mask thin film 23 is formed of polycrystalline silicon, an oxide film or a nitride film, and formed at 200 to 400 ° C. to prevent damage to the lower photosensitive film 21. In addition, the hard mask thin film 23 may be formed of a low dielectric material such as SiLK, Flare, BCB, or CORAL.

그 다음, 상기 하드마스크용 박막(23) 상부에 상부감광막(25)을 소정 두께 도포한다. 이때, 상기 상부감광막(25)은 상기 하드마스크용 박막(23)을 패터닝하는 동안 식각마스크로 사용될 수 있을 정도의 두께로 형성된다. (도 1 참조)Next, an upper photosensitive film 25 is coated on the hard mask thin film 23 at a predetermined thickness. In this case, the upper photoresist layer 25 is formed to a thickness sufficient to be used as an etching mask while patterning the thin film 23 for hard mask. (See Figure 1)

다음, 저장전극 마스크를 이용한 사진공정으로 상기 상부감광막(25)을 노광 및 현상하여 상부감광막패턴(26)을 형성한다. (도 2 참조)Next, the upper photoresist layer 25 is exposed and developed by a photolithography process using a storage electrode mask to form an upper photoresist layer pattern 26. (See Figure 2)

그 다음, 상기 상부감광막패턴(26)을 식각마스크로 상기 하드마스크용 박막 (23)을 식각하여 하드마스크용 박막 패턴(24)을 형성한다.Next, the hard mask thin film 23 is etched using the upper photoresist pattern 26 as an etch mask to form a hard mask thin film pattern 24.

다음, 상기 상부감광막패턴(26) 및 하드마스크용 박막패턴(24)을 식각마스크로 상기 하부감광막(21)을 식각하여 하부감광막패턴(22)을 형성한다.Next, the lower photoresist layer pattern 22 and the hard mask thin film pattern 24 are etched using the etching mask to form the lower photoresist layer pattern 22.

이때, 상기 하부감광막(21)의 식각공정은 수소가스를 주식각가스로 사용하고, 기화 H2O 플라즈마, CH3F, CH4또는 NH3를 첨가가스로 사용하는 혼합가스를 식각가스로 사용하여 식각된다. 여기서, 상기 식각공정은 20 : 1 ∼ 50 : 1의 식각선택비를 유지하며 실시되고, 상기 기화 H2O 플라즈마, CH3F, CH4또는 NH3는 주식각가스에 함유된 수소에 의해 폴리머를 유발시켜 하부감광막(21)의 측면이 식각되는 것을 방지하며 이를 위하여 상기 식각공정은 -100 ∼ 0℃의 저온에서 실시된다.In this case, the etching process of the lower photosensitive film 21 uses hydrogen gas as a stock corner gas, and a mixed gas using vaporized H 2 O plasma, CH 3 F, CH 4 or NH 3 as an additive gas as an etching gas. By etching. Here, the etching process is carried out while maintaining an etching selectivity of 20: 1 to 50: 1, wherein the vaporized H 2 O plasma, CH 3 F, CH 4 or NH 3 is a polymer by hydrogen contained in the stock corner gas To prevent side surfaces of the lower photoresist film 21 from being etched, and the etching process is performed at a low temperature of -100 to 0 ° C.

또한, 상기 주식각가스에 Ar, He, Ne 또는 Xe 등의 불활성가스를 첨가가스를 혼합한 혼합가스를 식각가스로 사용함으로써 플라즈마를 안정화시킬 수 있다.In addition, the plasma can be stabilized by using a mixed gas in which an inert gas such as Ar, He, Ne, or Xe is added to the staple gas as an etching gas.

그리고, 상기 식각공정은 상기 하부감광막패턴(22)에 대한 식각선택비를 향상시키기 위하여 압력이 30 ∼ 100mtorr이고, 바이어스 파워가 0 ∼ 30V인 공정 범위에서 디커플드 소오스(decoupled source)를 이용하여 실시한다.In the etching process, a decoupled source is used in a process range in which the pressure is 30 to 100 mtorr and the bias power is 0 to 30 V to improve the etching selectivity with respect to the lower photoresist pattern 22. Conduct.

한편, 상기 하드마스크용 박막(23)을 다결정실리콘층으로 형성한 경우의 식각공정은 0 ∼ 20mtorr의 압력에서 0 ∼ 50V의 바이어스 파워를 사용하여 CD 바이어스를 최소화한다. (도 3 참조)On the other hand, when the hard mask thin film 23 is formed of a polysilicon layer, the etching process uses a bias power of 0 to 50V at a pressure of 0 to 20 mtorr to minimize CD bias. (See Figure 3)

그 다음, 상기 상부감광막패턴(26), 하드마스크용 박막패턴(24) 및 하부감광막패턴(22)을 식각마스크로 이용하여 상기 코아절연막(19)을 식각하여 상기 저장전극 콘택플러그(17)를 노출시키는 트렌치(27)를 형성한다. 이때, 상기 식각공정 시 상기 상부감광막패턴(26), 하드마스크용 박막 패턴(24) 및 소정 두께의 하부감광막패턴(22)이 제거된다. (도 4 참조)Next, the core insulating layer 19 is etched using the upper photoresist pattern 26, the hard mask thin film pattern 24, and the lower photoresist pattern 22 as an etch mask to form the storage electrode contact plug 17. The trench 27 to be exposed is formed. At this time, the upper photoresist pattern 26, the hard mask thin film pattern 24, and the lower photoresist pattern 22 having a predetermined thickness are removed during the etching process. (See Figure 4)

그 후, 상기 식각공정 후 잔류하는 하부감광막패턴(22)을 제거한다. (도 5 참조)Thereafter, the lower photoresist pattern 22 remaining after the etching process is removed. (See Figure 5)

이상에서 설명한 바와 같이 본 발명에 따른 반도체소자의 제조방법은, 높은 종횡비를 갖는 오목형 저장전극을 형성하기 위하여 저장전극 마스크로 사용되는 감광막패턴을 하부감광막/하드마스크용박막/상부감광막의 3중구조로 형성하여 상기 노출된 하부감광막을 제거하는 리프트 오프 ( lift-off ) 하는 공정으로 하드마스크용 박막 용이하게 제거함으로써 공정의 단순화 및 균일성을 향상시키고 그에 따른 공정마진을 확보하며 그에 따른 반도체소자의 고집적화를 유리하게 하는 이점이 있다.As described above, in the method of manufacturing a semiconductor device according to the present invention, a photoresist pattern used as a storage electrode mask to form a concave storage electrode having a high aspect ratio is a triplet of a lower photoresist / hard mask thin film / upper photoresist. It is a lift-off process of removing the exposed lower photoresist film by forming a bath, thereby easily removing the thin film for the hard mask, thereby simplifying and improving the process uniformity and securing a process margin accordingly. There is an advantage of favoring high integration.

Claims (7)

반도체기판 상부에 저장전극 콘택플러그가 구비되는 층간절연막을 형성하는 공정과,Forming an interlayer insulating film having a storage electrode contact plug on the semiconductor substrate; 상기 층간절연막 상부에 코아절연막을 형성하는 공정과,Forming a core insulating film on the interlayer insulating film; 상기 코아절연막 상부에 하부감광막, 하드마스크용 박막 및 상부감광막을 적층하는 공정과,Stacking a lower photoresist film, a hard mask thin film, and an upper photoresist film on the core insulation film; 저장전극 마스크를 이용한 상기 상부감광막의 노광 및 현상 공정으로 상부감광막패턴을 형성하는 공정과,Forming an upper photoresist pattern by exposing and developing the upper photoresist using a storage electrode mask; 상기 상부감광막패턴을 식각마스크로 상기 하드마스크용 박막 및 하부감광막을 식각하여 하드마스크용 박막 패턴 및 하부감광막패턴을 형성하는 공정과,Etching the hard mask thin film and the lower photoresist layer using the upper photoresist pattern as an etch mask to form a hard mask thin film pattern and a lower photoresist pattern; 상기 상부감광막패턴, 하드마스크용 박막패턴 및 하부감광막패턴을 식각마스크로 상기 코아절연막을 식각하여 상기 저장전극 콘택플러그를 노출시키는 트렌치를 형성하는 동시에 상기 트렌치 내측으로 상기 하부감광막패턴의 측벽을 노출시키되, 상기 하부감광막의 식각공정은 주식각가스인 수소가스에 기화 H2O 플라즈마, CH3F, CH4, NH3또는 불활성가스를 첨가가스로 혼합한 혼합가스를 식각가스로 이용하여 실시하는 공정과,The core photoresist pattern, the hard mask thin film pattern, and the bottom photoresist pattern may be etched using an etch mask to form a trench to expose the storage electrode contact plug, and to expose sidewalls of the lower photoresist pattern inside the trench. The etching process of the lower photoresist film is performed by using a mixed gas obtained by adding gaseous H 2 O plasma, CH 3 F, CH 4 , NH 3, or an inert gas into the additive gas as an etching gas. and, 상기 하부감광막패턴을 제거하여 상기 트렌치가 구비되는 코아절연막의 상측을 노출시키는 공정을 포함하는 반도체소자의 제조방법.And removing the lower photoresist pattern to expose an upper side of a core insulating layer having the trench. 제 1 항에 있어서,The method of claim 1, 상기 하드마스크용 박막은 다결정실리콘층, 질화막 또는 저유전물질로 형성되는 것을 특징으로 하는 반도체소자의 제조방법.The hard mask thin film is a method of manufacturing a semiconductor device, characterized in that formed of a polysilicon layer, a nitride film or a low dielectric material. 제 2 항에 있어서,The method of claim 2, 상기 저유전물질은 SiLK, Flare, BCB 또는 CORAL인 것을 특징으로 하는 반도체소자의 제조방법.The low dielectric material is SiLK, Flare, BCB or CORAL manufacturing method of a semiconductor device characterized in that. 삭제delete 삭제delete 제 1 항에 있어서,The method of claim 1, 상기 하부감광막은 상기 하드마스크용 박막 패턴에 대하여 20 : 1 ∼ 50 : 1의 식각선택비를 갖는 것을 특징으로 하는 반도체소자의 제조방법.The lower photoresist layer has an etching selectivity of 20: 1 to 50: 1 with respect to the hard mask thin film pattern. 반도체기판 상부에 저장전극 콘택플러그가 구비되는 층간절연막을 형성하는 공정과,Forming an interlayer insulating film having a storage electrode contact plug on the semiconductor substrate; 상기 층간절연막 상부에 코아절연막을 형성하는 공정과,Forming a core insulating film on the interlayer insulating film; 상기 코아절연막 상부에 하부감광막, 하드마스크용 박막 및 상부감광막을 적층하는 공정과,Stacking a lower photoresist film, a hard mask thin film, and an upper photoresist film on the core insulation film; 저장전극 마스크를 이용한 상기 상부감광막의 노광 및 현상 공정으로 상부감광막패턴을 형성하는 공정과,Forming an upper photoresist pattern by exposing and developing the upper photoresist using a storage electrode mask; 상기 상부감광막패턴을 식각마스크로 상기 하드마스크용 박막 패턴 및 하부감광막을 식각하여 하드마스크용 박막 및 하부감광막패턴을 형성하는 공정과,Etching the hard mask thin film pattern and the lower photoresist layer using the upper photoresist pattern as an etching mask to form a hard mask thin film and a lower photoresist pattern; 상기 상부감광막패턴, 하드마스크용 박막패턴 및 하부감광막패턴을 식각마스크로 상기 코아절연막을 식각하여 상기 저장전극 콘택플러그를 노출시키는 트렌치를 형성하는 동시에 상기 트렌치 내측으로 상기 하부감광막패턴의 측벽을 노출시키되, 상기 하부감광막의 식각공정은 온도 -100 ∼ 0 ℃, 압력 30 ∼ 100 mtorr, 바이어스 파워 0 ∼ 30 V 인 공정 범위에서 디커플드 소오스(decoupled source)를 이용하여 실시하는 공정과,Using the upper photoresist pattern, the hard mask thin film pattern and the lower photoresist pattern as an etch mask, the core insulating layer is etched to form a trench for exposing the storage electrode contact plug, and at the same time, sidewalls of the lower photoresist pattern are exposed inside the trench. The etching process of the lower photoresist film is performed using a decoupled source in a process range of temperature -100 to 0 ° C., pressure of 30 to 100 mtorr, and bias power of 0 to 30 V, 상기 하부감광막패턴을 제거하여 상기 트렌치가 구비되는 코아절연막의 상측을 노출시키는 공정을 포함하는 반도체소자의 제조방법.And removing the lower photoresist pattern to expose an upper side of a core insulating layer having the trench.
KR10-2002-0042057A 2002-07-18 2002-07-18 Manufacturing method for semiconductor device KR100448855B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
KR10-2002-0042057A KR100448855B1 (en) 2002-07-18 2002-07-18 Manufacturing method for semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR10-2002-0042057A KR100448855B1 (en) 2002-07-18 2002-07-18 Manufacturing method for semiconductor device

Publications (2)

Publication Number Publication Date
KR20040008420A KR20040008420A (en) 2004-01-31
KR100448855B1 true KR100448855B1 (en) 2004-09-18

Family

ID=37317484

Family Applications (1)

Application Number Title Priority Date Filing Date
KR10-2002-0042057A KR100448855B1 (en) 2002-07-18 2002-07-18 Manufacturing method for semiconductor device

Country Status (1)

Country Link
KR (1) KR100448855B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101150578B1 (en) 2009-01-14 2012-05-31 가부시끼가이샤 도시바 Method of manufacturing semiconductor memory device, and semiconductor memory device

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5972769A (en) * 1996-12-20 1999-10-26 Texas Instruments Incoporated Self-aligned multiple crown storage capacitor and method of formation
KR20010063078A (en) * 1999-12-21 2001-07-09 박종섭 Method for manufacturing of capacitor
KR100338826B1 (en) * 2000-08-28 2002-05-31 박종섭 Method For Forming The Storage Node Of Capacitor
KR100338958B1 (en) * 2000-08-31 2002-06-01 박종섭 Method for forming a capacitor of a semiconductor device
KR20020058278A (en) * 2000-12-29 2002-07-12 박종섭 Manufacturing method for semiconductor device
KR100355236B1 (en) * 2000-09-21 2002-10-11 삼성전자 주식회사 Method for forming self aligned contact and method for semiconductor device using it

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5972769A (en) * 1996-12-20 1999-10-26 Texas Instruments Incoporated Self-aligned multiple crown storage capacitor and method of formation
KR20010063078A (en) * 1999-12-21 2001-07-09 박종섭 Method for manufacturing of capacitor
KR100338826B1 (en) * 2000-08-28 2002-05-31 박종섭 Method For Forming The Storage Node Of Capacitor
KR100338958B1 (en) * 2000-08-31 2002-06-01 박종섭 Method for forming a capacitor of a semiconductor device
KR100355236B1 (en) * 2000-09-21 2002-10-11 삼성전자 주식회사 Method for forming self aligned contact and method for semiconductor device using it
KR20020058278A (en) * 2000-12-29 2002-07-12 박종섭 Manufacturing method for semiconductor device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101150578B1 (en) 2009-01-14 2012-05-31 가부시끼가이샤 도시바 Method of manufacturing semiconductor memory device, and semiconductor memory device

Also Published As

Publication number Publication date
KR20040008420A (en) 2004-01-31

Similar Documents

Publication Publication Date Title
KR100772777B1 (en) Semiconductor device and method for forming the same
KR100322894B1 (en) Gas etchant composition and etching method for simultaneously etching silicon oxide and polysilicon in semiconductor process and method for manufacturing semiconductor memory device using the same
KR100448855B1 (en) Manufacturing method for semiconductor device
KR100745398B1 (en) Method for forming tungsten pattern and method for manufacturing semiconductor device using the same
TWI278035B (en) Method for fabricating semiconductor device
KR100668831B1 (en) Method of forming landing plug poly of semiconductor device
US6558999B2 (en) Method for forming a storage electrode on a semiconductor device
KR20090022809A (en) Method for fabricating semiconductor device
KR100360150B1 (en) Method for forming capacitor of semiconductor device
KR100507872B1 (en) Method for fabrication of semiconductor device
KR20020000349A (en) A method for forming a capacitor of a semiconductor device
KR100844982B1 (en) Method of fabrication capacitor
KR100695417B1 (en) Method for fabrication of semiconductor device capable of forming fine pattern
KR100876879B1 (en) How to Form a Storage Node for Capacitors
KR20010058980A (en) Method for manufacturing capacitor in semiconductor device
KR20010063707A (en) Method of manufacturing a capacitor in a semiconductor device
KR100772532B1 (en) Method for manufacturing semiconductor device
KR100677772B1 (en) Method for manufacturing semiconductor device with deep contact hole
KR20050067476A (en) Method for manufacturing capacitor
KR20030002871A (en) Method for fabricating capacitor
KR20060000872A (en) Method for fabricating capacitor in semiconductor memory device
KR20030001064A (en) Method of fabricating capacitor
KR20020014228A (en) Method for forming electrode of capacitor by using hard mask
KR20020045261A (en) Method of manufacturing a capacitor
KR20050002487A (en) Method for forming capacitor of semiconductor device

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
E701 Decision to grant or registration of patent right
GRNT Written decision to grant
FPAY Annual fee payment

Payment date: 20100825

Year of fee payment: 7

LAPS Lapse due to unpaid annual fee