JPS6474615A - Data input/output circuit - Google Patents
Data input/output circuitInfo
- Publication number
- JPS6474615A JPS6474615A JP62231576A JP23157687A JPS6474615A JP S6474615 A JPS6474615 A JP S6474615A JP 62231576 A JP62231576 A JP 62231576A JP 23157687 A JP23157687 A JP 23157687A JP S6474615 A JPS6474615 A JP S6474615A
- Authority
- JP
- Japan
- Prior art keywords
- data
- input
- registers
- shift register
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/76—Arrangements for rearranging, permuting or selecting data according to predetermined rules, independently of the content of the data
- G06F7/768—Data position reversal, e.g. bit reversal, byte swapping
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M9/00—Parallel/series conversion or vice versa
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Communication Control (AREA)
- Time-Division Multiplex Systems (AREA)
- Shift Register Type Memory (AREA)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP62231576A JPH0782423B2 (ja) | 1987-09-16 | 1987-09-16 | データ入出力回路 |
DE3889612T DE3889612T2 (de) | 1987-09-16 | 1988-09-14 | Dateneingangs-/-ausgangsschaltung. |
EP88114966A EP0311798B1 (en) | 1987-09-16 | 1988-09-14 | Data input/output circuit |
KR1019880011904A KR960005751B1 (ko) | 1987-09-16 | 1988-09-15 | 데이타 입출력 회로 |
US08/021,832 US5489901A (en) | 1987-09-16 | 1993-02-24 | Data input/output circuit for a digital signal processing system |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP62231576A JPH0782423B2 (ja) | 1987-09-16 | 1987-09-16 | データ入出力回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6474615A true JPS6474615A (en) | 1989-03-20 |
JPH0782423B2 JPH0782423B2 (ja) | 1995-09-06 |
Family
ID=16925683
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP62231576A Expired - Lifetime JPH0782423B2 (ja) | 1987-09-16 | 1987-09-16 | データ入出力回路 |
Country Status (5)
Country | Link |
---|---|
US (1) | US5489901A (ja) |
EP (1) | EP0311798B1 (ja) |
JP (1) | JPH0782423B2 (ja) |
KR (1) | KR960005751B1 (ja) |
DE (1) | DE3889612T2 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008217733A (ja) * | 2007-03-08 | 2008-09-18 | Oki Electric Ind Co Ltd | 直列インタフェース回路 |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5596724A (en) * | 1994-02-04 | 1997-01-21 | Advanced Micro Devices | Input/output data port with a parallel and serial interface |
US5799211A (en) * | 1996-03-22 | 1998-08-25 | General Electric Company | Shift register having latch cell operable in serial-in/parallel-out and parallel-in/serial-out modes in response to a sequence of commands for controlling appropriate switches |
DE59813605D1 (de) * | 1997-02-06 | 2006-08-03 | Studer Professional Audio Gmbh | Verfahren und Vorrichtung zum Mischen von digitalen Audio-Signalen |
US6405092B1 (en) * | 1997-09-29 | 2002-06-11 | William Vincent Oxford | Method and apparatus for amplifying and attenuating digital audio |
US7616200B1 (en) | 1998-06-12 | 2009-11-10 | 3Dlabs Inc. Ltd. | System for reducing aliasing on a display device |
WO2000004494A1 (en) | 1998-07-17 | 2000-01-27 | Intergraph Corporation | Graphics processing system with multiple strip breakers |
US6459453B1 (en) | 1998-07-17 | 2002-10-01 | 3Dlabs Inc. Ltd. | System for displaying a television signal on a computer monitor |
WO2000004484A2 (en) | 1998-07-17 | 2000-01-27 | Intergraph Corporation | Wide instruction word graphics processor |
US6476816B1 (en) | 1998-07-17 | 2002-11-05 | 3Dlabs Inc. Ltd. | Multi-processor graphics accelerator |
US7518616B1 (en) | 1998-07-17 | 2009-04-14 | 3Dlabs, Inc. Ltd. | Graphics processor with texture memory allocation system |
US6157393A (en) * | 1998-07-17 | 2000-12-05 | Intergraph Corporation | Apparatus and method of directing graphical data to a display device |
WO2000004436A1 (en) | 1998-07-17 | 2000-01-27 | Intergraph Corporation | Graphics processing with transcendental function generator |
WO2000004443A1 (en) * | 1998-07-17 | 2000-01-27 | Intergraph Corporation | Byte reordering apparatus and method |
WO2000004495A1 (en) | 1998-07-17 | 2000-01-27 | Intergraph Corporation | System for processing vertices from a graphics request stream |
US6674440B1 (en) | 1999-04-05 | 2004-01-06 | 3Dlabs, Inc., Inc. Ltd. | Graphics processor for stereoscopically displaying a graphical image |
US6388589B1 (en) * | 2000-07-17 | 2002-05-14 | Trw Inc. | Programmable video interface |
US6734707B2 (en) * | 2002-01-11 | 2004-05-11 | Samsung Electronics Co., Ltd. | Data input circuit for reducing loading difference between fetch signal and multiple data in semiconductor device |
TWI226601B (en) * | 2003-01-17 | 2005-01-11 | Winbond Electronics Corp | System and method of synthesizing a plurality of voices |
US9881664B1 (en) * | 2017-01-12 | 2018-01-30 | Cadence Design Systems, Inc. | Per-group delay line architecture to de-skew input/output timing between a high bandwidth memory (HBM) physical (PHY) interface and the HBM device |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3432243A (en) * | 1963-10-10 | 1969-03-11 | George K C Hardesty | Ratio spectroradiometer |
DE1962362A1 (de) * | 1969-12-12 | 1971-06-16 | Olympia Werke Ag | Schaltungsanordnung fuer ein Rechenwerk |
US3742466A (en) * | 1971-11-24 | 1973-06-26 | Honeywell Inf Systems | Memory system for receiving and transmitting information over a plurality of communication lines |
US3967101A (en) * | 1975-03-17 | 1976-06-29 | Honeywell Information Systems, Inc. | Data alignment circuit |
US3971920A (en) * | 1975-05-05 | 1976-07-27 | The Bendix Corporation | Digital time-off-event encoding system |
US4079372A (en) * | 1976-05-03 | 1978-03-14 | The United States Of America As Represented By The Secretary Of The Navy | Serial to parallel converter |
JPS55141823A (en) * | 1979-04-24 | 1980-11-06 | Fujitsu Ltd | Data read-out circuit |
US4504925A (en) * | 1982-01-18 | 1985-03-12 | M/A-Com Linkabit, Inc. | Self-shifting LIFO stack |
NL8202365A (nl) * | 1982-06-11 | 1984-01-02 | Philips Nv | Serie-parallel-serie schuifregistergeheugen, hetwelk redundante parallelgeschakelde opslagregisters bevat, en afbeeldtoestel, voorzien van een zodanig georganiseerd beeldgeheugen. |
US4594685A (en) * | 1983-06-24 | 1986-06-10 | General Signal Corporation | Watchdog timer |
DE3373730D1 (en) * | 1983-12-15 | 1987-10-22 | Ibm | Series-parallel/parallel-series device for variable bit length configuration |
US4620180A (en) * | 1985-10-21 | 1986-10-28 | Northern Telecom Limited | Serial-to-parallel converter for high-speed bit streams |
-
1987
- 1987-09-16 JP JP62231576A patent/JPH0782423B2/ja not_active Expired - Lifetime
-
1988
- 1988-09-14 EP EP88114966A patent/EP0311798B1/en not_active Expired - Lifetime
- 1988-09-14 DE DE3889612T patent/DE3889612T2/de not_active Expired - Fee Related
- 1988-09-15 KR KR1019880011904A patent/KR960005751B1/ko not_active IP Right Cessation
-
1993
- 1993-02-24 US US08/021,832 patent/US5489901A/en not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008217733A (ja) * | 2007-03-08 | 2008-09-18 | Oki Electric Ind Co Ltd | 直列インタフェース回路 |
Also Published As
Publication number | Publication date |
---|---|
US5489901A (en) | 1996-02-06 |
EP0311798B1 (en) | 1994-05-18 |
DE3889612D1 (de) | 1994-06-23 |
EP0311798A2 (en) | 1989-04-19 |
EP0311798A3 (en) | 1991-04-24 |
JPH0782423B2 (ja) | 1995-09-06 |
KR960005751B1 (ko) | 1996-05-01 |
DE3889612T2 (de) | 1995-01-12 |
KR890006003A (ko) | 1989-05-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS6474615A (en) | Data input/output circuit | |
WO1995006285A3 (en) | Read and write data aligner and device utilizing same | |
GB1083879A (en) | Improvements in fluid control system | |
EP0111262A3 (en) | Output multiplexer having one gate delay | |
JPS57129536A (en) | Variable logic device | |
DE3465231D1 (en) | Single clocked latch circuit | |
JPS5696552A (en) | Erastic storage | |
SU1022149A2 (ru) | Устройство дл сравнени чисел | |
JPS5510262A (en) | Data collection controller | |
JPS5541037A (en) | Data sampling system of video display unit | |
FR2416509A1 (fr) | Dispositif d'introduction des informations provenant de capteurs numeriques | |
JPS5629892A (en) | Clear control circuit | |
JPS5478635A (en) | Data transfer control circuit | |
JPS5539965A (en) | Data buffer circuit | |
JPS57132478A (en) | Decoding system for variable length code | |
JPS6486271A (en) | Accumulator | |
JPS5776633A (en) | Signal processor | |
JPS5755438A (en) | Data processing unit | |
JPS5534737A (en) | Key input read system | |
JPS55145462A (en) | Reproducing circuit of transmission data | |
JPS5697142A (en) | Electronic computer | |
JPS5669931A (en) | Tristate buffer circuit | |
JPS5361239A (en) | Small-size electronic computer | |
JPS57146343A (en) | Data transmission circuit | |
JPS5720980A (en) | Data transfer control circuit |