JPS63278160A - バッファ無効化処理装置試験方式 - Google Patents
バッファ無効化処理装置試験方式Info
- Publication number
- JPS63278160A JPS63278160A JP62112964A JP11296487A JPS63278160A JP S63278160 A JPS63278160 A JP S63278160A JP 62112964 A JP62112964 A JP 62112964A JP 11296487 A JP11296487 A JP 11296487A JP S63278160 A JPS63278160 A JP S63278160A
- Authority
- JP
- Japan
- Prior art keywords
- processor
- buffer
- invalidation processing
- processing device
- storage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Landscapes
- Techniques For Improving Reliability Of Storages (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP62112964A JPS63278160A (ja) | 1987-05-09 | 1987-05-09 | バッファ無効化処理装置試験方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP62112964A JPS63278160A (ja) | 1987-05-09 | 1987-05-09 | バッファ無効化処理装置試験方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS63278160A true JPS63278160A (ja) | 1988-11-15 |
| JPH0548498B2 JPH0548498B2 (enrdf_load_stackoverflow) | 1993-07-21 |
Family
ID=14599946
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP62112964A Granted JPS63278160A (ja) | 1987-05-09 | 1987-05-09 | バッファ無効化処理装置試験方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS63278160A (enrdf_load_stackoverflow) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH01181138A (ja) * | 1988-01-13 | 1989-07-19 | Nec Corp | キャッシュ・メモリ内蔵マイクロコンピュータ |
-
1987
- 1987-05-09 JP JP62112964A patent/JPS63278160A/ja active Granted
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH01181138A (ja) * | 1988-01-13 | 1989-07-19 | Nec Corp | キャッシュ・メモリ内蔵マイクロコンピュータ |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0548498B2 (enrdf_load_stackoverflow) | 1993-07-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0090575B1 (en) | Memory system | |
| EP0022829B1 (en) | Data processing system | |
| JPS63195752A (ja) | キヤツシユメモリ− | |
| KR940704039A (ko) | 세마포어 바이패스 | |
| JP4047281B2 (ja) | キャッシュメモリをメインメモリに同期させる方法 | |
| CA1322421C (en) | Storage control system in a computer system | |
| JPS63278160A (ja) | バッファ無効化処理装置試験方式 | |
| GB2037466A (en) | Computer with cache memory | |
| JPS6129070Y2 (enrdf_load_stackoverflow) | ||
| JPS58201157A (ja) | バンクメモリの制御回路 | |
| JPS6252339B2 (enrdf_load_stackoverflow) | ||
| EP0460852A2 (en) | System for maintaining data coherency between main and cache memories | |
| JPS6258350A (ja) | キヤシユメモリ無効化処理方式 | |
| JPH0258648B2 (enrdf_load_stackoverflow) | ||
| JPH01271844A (ja) | 電子卓上計算機 | |
| JPS638849A (ja) | キヤツシユメモリ制御方式 | |
| JPS63148348A (ja) | デ−タ書戻し方式 | |
| JPS63200248A (ja) | メモリアクセス処理方式 | |
| JPS63226751A (ja) | キヤツシユメモリのバスエラ−制御方式 | |
| JPH0740245B2 (ja) | メモリ干渉検出装置 | |
| JPH02148241A (ja) | キャッシュメモリ制御方式 | |
| JPH0387949A (ja) | キャッシュメモリ制御装置 | |
| JPS62151947A (ja) | メモリアドレストレ−ス方式 | |
| JPS62174846A (ja) | ストアチエツク方式 | |
| JPH02206864A (ja) | プログラムデバツグ方式 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| LAPS | Cancellation because of no payment of annual fees |