JPS63255946A - 半導体集積装置 - Google Patents

半導体集積装置

Info

Publication number
JPS63255946A
JPS63255946A JP62091184A JP9118487A JPS63255946A JP S63255946 A JPS63255946 A JP S63255946A JP 62091184 A JP62091184 A JP 62091184A JP 9118487 A JP9118487 A JP 9118487A JP S63255946 A JPS63255946 A JP S63255946A
Authority
JP
Japan
Prior art keywords
chip
package
semiconductor integrated
integrated device
transfer medium
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP62091184A
Other languages
English (en)
Inventor
Kazuo Imamura
今村 一夫
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP62091184A priority Critical patent/JPS63255946A/ja
Publication of JPS63255946A publication Critical patent/JPS63255946A/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16195Flat cap [not enclosing an internal cavity]

Landscapes

  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)

Abstract

(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。

Description

【発明の詳細な説明】 〔産業上の利用分野〕 本発明は半導体集積装置に関し、特にICチップのパッ
ケージ内への実装方法に関する。
〔従来の技術〕
従来の半導体集積装置では、第2図に示す様にICチッ
プ11はチップの下面のみで接合剤12を介してパッケ
ージ本体13に装着されている。
〔発明が解決しようとする問題点〕
上述した従来の半導体集積装置に於−・ては、ICチッ
プの下部のみでもってパッケージ本体と接着している為
に% ICチップで発生した熱の伝導路はICチップ下
面、接合剤、パッケージ本体の1本であfi、ICチッ
プとパッケージとの熱抵抗が高いという欠点がある。
〔問題点を解決するための手段〕
本発明はICチップとパッケージの上蓋との間に絶縁性
のペースト状の熱媒体が挿入されている半導体集積装置
である。
〔実施例〕
次に、本発明について図面を参照して説明する。
第1図は本発明の係る一実施例の縦断面図である。
図において、上蓋1とICチップ5との間には、絶縁性
のペースト状の熱媒体2が挿入されておシICチップの
熱が熱媒体2を介して上蓋1へ、更に上蓋1からパッケ
ージ本体7へ伝導する精造となっている。
〔発明の効果〕
以上説明した様に本発明は、上蓋とICチップとの間に
絶縁性のペースト状の熱媒体を挿入することによfi、
ICチップの熱をICチップ下面からだけでなく、上面
からもパッケージへ伝導させ、ICチップとパッケージ
間の熱抵抗を下げることができる之いう効果がある。
【図面の簡単な説明】
第1図は本発明に係る実施例の縦断面図であシ、第2図
は従来のICパッケージの断面図である。 1.8・・・・・・上★、2・・・・・・絶縁性のペー
スト状の熱媒体、3,4.9,10・・・・・・ボンデ
ィングワイヤ、5,11・・・・・・ICチップ、6.
12・・・・・・接合剤、7.13・・・・・・ICパ
ッケージ本体。

Claims (1)

    【特許請求の範囲】
  1. ICチップと上蓋との間に絶縁性のペースト状の熱媒体
    が挿入されていることを特徴とする半導体集積装置。
JP62091184A 1987-04-13 1987-04-13 半導体集積装置 Pending JPS63255946A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62091184A JPS63255946A (ja) 1987-04-13 1987-04-13 半導体集積装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62091184A JPS63255946A (ja) 1987-04-13 1987-04-13 半導体集積装置

Publications (1)

Publication Number Publication Date
JPS63255946A true JPS63255946A (ja) 1988-10-24

Family

ID=14019362

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62091184A Pending JPS63255946A (ja) 1987-04-13 1987-04-13 半導体集積装置

Country Status (1)

Country Link
JP (1) JPS63255946A (ja)

Similar Documents

Publication Publication Date Title
JPS60116239U (ja) パワ−mosfetの実装構造
NL7504380A (nl) Keramisch pakket zonder aansluitleidingen, be- stemd voor een geintegreerde keten.
JPS63255946A (ja) 半導体集積装置
JPH0638458B2 (ja) チツプキヤリアとその製造方法
JPS54128277A (en) Semiconductor device
JPH06103731B2 (ja) 半導体パッケ−ジ
JPS61174749A (ja) 高密度集積回路
JPS6138193Y2 (ja)
JPS56133853A (en) Package for integrating circuit
JPS6068661U (ja) 混成集積回路装置
JPH0176054U (ja)
JPS58124948U (ja) ワイヤボンデイング装置
JPS6233336Y2 (ja)
JPS60176551U (ja) 半導体装置
JPS59200448A (ja) 半導体装置
JPH01171251A (ja) ピングリッドアレーパッケージ
JPH0613156U (ja) 電力用半導体装置
JPS6110983B2 (ja)
JPS559450A (en) Container for semiconductor device
JPS62170633U (ja)
JPS59135736A (ja) 半導体装置製造方法
JPS5852858A (ja) 半導体装置
JPH06310635A (ja) 半導体装置
JPS59112954U (ja) 絶縁物封止半導体装置
JPS62188248A (ja) 半導体装置