JPS6230659B2 - - Google Patents
Info
- Publication number
- JPS6230659B2 JPS6230659B2 JP57148914A JP14891482A JPS6230659B2 JP S6230659 B2 JPS6230659 B2 JP S6230659B2 JP 57148914 A JP57148914 A JP 57148914A JP 14891482 A JP14891482 A JP 14891482A JP S6230659 B2 JPS6230659 B2 JP S6230659B2
- Authority
- JP
- Japan
- Prior art keywords
- main memory
- bus
- memory device
- active
- address bus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/74—Masking faults in memories by using spares or by reconfiguring using duplex memories, i.e. using dual copies
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Hardware Redundancy (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57148914A JPS5957352A (ja) | 1982-08-27 | 1982-08-27 | 診断方式 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57148914A JPS5957352A (ja) | 1982-08-27 | 1982-08-27 | 診断方式 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5957352A JPS5957352A (ja) | 1984-04-02 |
JPS6230659B2 true JPS6230659B2 (enrdf_load_html_response) | 1987-07-03 |
Family
ID=15463478
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP57148914A Granted JPS5957352A (ja) | 1982-08-27 | 1982-08-27 | 診断方式 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5957352A (enrdf_load_html_response) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0769848B2 (ja) * | 1987-02-28 | 1995-07-31 | 日本電気株式会社 | 診断インタフエ−ス切替方式 |
-
1982
- 1982-08-27 JP JP57148914A patent/JPS5957352A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS5957352A (ja) | 1984-04-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5125081A (en) | Inter-configuration changing controller based upon the connection and configuration information among plurality of clusters and the global storage | |
US4380798A (en) | Semaphore register including ownership bits | |
JP2886856B2 (ja) | 二重化バス接続方式 | |
JPH0421053A (ja) | 非同期データ伝送装置 | |
JP2996440B2 (ja) | データ処理システムの診断方式 | |
JPS6230659B2 (enrdf_load_html_response) | ||
JPH0122653B2 (enrdf_load_html_response) | ||
JPH0340417B2 (enrdf_load_html_response) | ||
JPS6259825B2 (enrdf_load_html_response) | ||
JPS5845116B2 (ja) | 二重化記憶装置 | |
JP3012402B2 (ja) | 情報処理システム | |
JPH05307491A (ja) | 多重化処理装置の切替方法および装置 | |
JPH04263333A (ja) | メモリ二重化方式 | |
JPS60123952A (ja) | 入出力制御方式 | |
JPS638500B2 (enrdf_load_html_response) | ||
JPH0827761B2 (ja) | 二重化メモリの両系同時書込方法 | |
JPS6041787B2 (ja) | 多重プロセツサによるデ−タ処理装置 | |
JPH0139122B2 (enrdf_load_html_response) | ||
JPS5855536B2 (ja) | コモンメモリ制御回路 | |
JPH0363098B2 (enrdf_load_html_response) | ||
JPS61173365A (ja) | デ−タ処理方式 | |
JPH04170834A (ja) | データ伝送制御システム | |
JPH047771A (ja) | 複合系システム | |
JPS6051746B2 (ja) | 制御回路の診断方式 | |
JPS58184662A (ja) | 記憶装置 |