JPS6152509B2 - - Google Patents
Info
- Publication number
- JPS6152509B2 JPS6152509B2 JP19592681A JP19592681A JPS6152509B2 JP S6152509 B2 JPS6152509 B2 JP S6152509B2 JP 19592681 A JP19592681 A JP 19592681A JP 19592681 A JP19592681 A JP 19592681A JP S6152509 B2 JPS6152509 B2 JP S6152509B2
- Authority
- JP
- Japan
- Prior art keywords
- processor
- transaction
- common bus
- buffer
- transmission
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56195926A JPS5897761A (ja) | 1981-12-04 | 1981-12-04 | 仮想プロセツサ方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56195926A JPS5897761A (ja) | 1981-12-04 | 1981-12-04 | 仮想プロセツサ方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5897761A JPS5897761A (ja) | 1983-06-10 |
| JPS6152509B2 true JPS6152509B2 (OSRAM) | 1986-11-13 |
Family
ID=16349272
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP56195926A Granted JPS5897761A (ja) | 1981-12-04 | 1981-12-04 | 仮想プロセツサ方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5897761A (OSRAM) |
-
1981
- 1981-12-04 JP JP56195926A patent/JPS5897761A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5897761A (ja) | 1983-06-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US3763474A (en) | Program activated computer diagnostic system | |
| US4965718A (en) | Data processing system incorporating a memory resident directive for synchronizing multiple tasks among plurality of processing elements by monitoring alternation of semaphore data | |
| US4684885A (en) | Arrangement for on-line diagnostic testing of an off-line standby processor in a duplicated processor configuration | |
| JPS55134459A (en) | Data processing system | |
| KR920020316A (ko) | 컴퓨터 시스템에서 트랜잭션을 수행하기 위한 쿼드러쳐 버스 프로토콜 | |
| Bertsch et al. | The second level trigger of the L3 experiment Part 1. The implementation | |
| JPS6152509B2 (OSRAM) | ||
| CA2002966A1 (en) | Method of checking test program in duplex processing apparatus | |
| JPS5776625A (en) | Queuing control system | |
| US5398233A (en) | Method of resetting coupled modules and system using the method | |
| US5463734A (en) | Multiprocessing system for exchanging running-state information by encoding the information into an address for transmission between processors | |
| KR950011481B1 (ko) | 교환기의 프로세서간 통신망에서 노드의 경보주소 생성방법 및 경보주소 생성시스템 | |
| JPS6049464A (ja) | マルチプロセッサ計算機におけるプロセッサ間通信方式 | |
| JPS62135038A (ja) | スレ−ブプロセツサのデ−タ通信方式 | |
| KR930004903B1 (ko) | 데이타 버스를 이용한 프로세서간 병렬 데이타 통신시스팀 및 통신방법 | |
| JPS6131493B2 (OSRAM) | ||
| KR930007018B1 (ko) | 다중처리기시스템의 시스템 초기화방식 | |
| JPS6022264A (ja) | デ−タ処理装置 | |
| JPS55146556A (en) | Data collating system | |
| JPS55153022A (en) | Transmission system for input-output signal | |
| JPS58142465A (ja) | デ−タ転送・処理装置 | |
| JPH03218553A (ja) | Dma伝送データ受信装置 | |
| JPH0572619B2 (OSRAM) | ||
| JPH03168860A (ja) | 並列プロセッサのバッファ記憶制御装置 | |
| JPH02113648A (ja) | エラー情報格納装置 |