JPS6151237A - 信号発生器 - Google Patents
信号発生器Info
- Publication number
- JPS6151237A JPS6151237A JP60104925A JP10492585A JPS6151237A JP S6151237 A JPS6151237 A JP S6151237A JP 60104925 A JP60104925 A JP 60104925A JP 10492585 A JP10492585 A JP 10492585A JP S6151237 A JPS6151237 A JP S6151237A
- Authority
- JP
- Japan
- Prior art keywords
- code
- transistors
- conductors
- group
- decoder
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/76—Arrangements for rearranging, permuting or selecting data according to predetermined rules, independently of the content of the data
- G06F7/764—Masking
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Logic Circuits (AREA)
- Analogue/Digital Conversion (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US06/615,266 US4625130A (en) | 1984-05-30 | 1984-05-30 | Mask signal generator |
| US615266 | 2000-07-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6151237A true JPS6151237A (ja) | 1986-03-13 |
| JPH0412849B2 JPH0412849B2 (cg-RX-API-DMAC7.html) | 1992-03-05 |
Family
ID=24464690
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP60104925A Granted JPS6151237A (ja) | 1984-05-30 | 1985-05-16 | 信号発生器 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US4625130A (cg-RX-API-DMAC7.html) |
| EP (1) | EP0166523B1 (cg-RX-API-DMAC7.html) |
| JP (1) | JPS6151237A (cg-RX-API-DMAC7.html) |
| CA (1) | CA1260559A (cg-RX-API-DMAC7.html) |
| DE (1) | DE3587401T2 (cg-RX-API-DMAC7.html) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS62283488A (ja) * | 1985-12-27 | 1987-12-09 | Nec Corp | デコ−ダ回路 |
| JPS63294124A (ja) * | 1987-05-27 | 1988-11-30 | Toshiba Corp | プログラマブル・ロジック・アレ− |
| US6693453B1 (en) * | 2002-04-23 | 2004-02-17 | Macronix International Co., Ltd. | Re-programmable logic array |
| KR101157224B1 (ko) * | 2004-05-03 | 2012-06-15 | 엘지디스플레이 주식회사 | 액정표시장치 |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3157779A (en) * | 1960-06-28 | 1964-11-17 | Ibm | Core matrix calculator |
| DE2233164C3 (de) * | 1972-07-06 | 1978-03-09 | Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt | Schaltungsanordnung zur Übertragung von aufeinanderfolgenden Bitstellen zwischen zwei Registern |
| US4031379A (en) * | 1976-02-23 | 1977-06-21 | Intel Corporation | Propagation line adder and method for binary addition |
| FR2440657A1 (fr) * | 1978-10-31 | 1980-05-30 | Ibm France | Perfectionnement aux reseaux logiques programmables a fonctions multiples |
| US4430584A (en) * | 1980-05-29 | 1984-02-07 | Texas Instruments Incorporated | Modular input/output system |
| DE3120163A1 (de) * | 1981-05-21 | 1982-12-09 | Deutsche Itt Industries Gmbh, 7800 Freiburg | Cmos-auswahlschaltung |
| US4541067A (en) * | 1982-05-10 | 1985-09-10 | American Microsystems, Inc. | Combinational logic structure using PASS transistors |
-
1984
- 1984-05-30 US US06/615,266 patent/US4625130A/en not_active Expired - Lifetime
-
1985
- 1985-05-16 JP JP60104925A patent/JPS6151237A/ja active Granted
- 1985-05-21 EP EP85303557A patent/EP0166523B1/en not_active Expired - Lifetime
- 1985-05-21 DE DE8585303557T patent/DE3587401T2/de not_active Expired - Fee Related
- 1985-05-29 CA CA000482740A patent/CA1260559A/en not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| US4625130A (en) | 1986-11-25 |
| DE3587401T2 (de) | 1993-09-23 |
| DE3587401D1 (de) | 1993-07-22 |
| EP0166523A3 (en) | 1989-09-06 |
| CA1260559A (en) | 1989-09-26 |
| EP0166523A2 (en) | 1986-01-02 |
| EP0166523B1 (en) | 1993-06-16 |
| JPH0412849B2 (cg-RX-API-DMAC7.html) | 1992-03-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS58501981A (ja) | プログラム可能なマルチプレクサ | |
| US4163211A (en) | Tree-type combinatorial logic circuit | |
| JPS6220028A (ja) | 補数化装置 | |
| US3970833A (en) | High-speed adder | |
| CN115410615B (zh) | 数据总线翻转电路和存储器 | |
| JP4106097B2 (ja) | マスク発生器 | |
| JPS6151237A (ja) | 信号発生器 | |
| JPS59178538A (ja) | シフタ回路のアレイ | |
| JP2549601B2 (ja) | レジスタ制御回路 | |
| KR100298029B1 (ko) | 배럴시프터 | |
| JPH0442689B2 (cg-RX-API-DMAC7.html) | ||
| US6292882B1 (en) | Method and apparatus for filtering valid information for downstream processing | |
| US4803649A (en) | Modulo-2-adder for the logic-linking of three input signals | |
| JP3266529B2 (ja) | 記憶領域アドレスをメモリ制御信号に変換するために変換情報を形成する方法および装置 | |
| US7350019B2 (en) | Content addressable memory device capable of being used in cascaded fashion | |
| US5034912A (en) | Signal processing circuit for multiplication | |
| JPH08171799A (ja) | 半導体メモリ装置 | |
| JP2969825B2 (ja) | デュアルポートメモリ | |
| KR100207651B1 (ko) | 메모리 엑세스 장치 | |
| JP3219816B2 (ja) | デコード回路 | |
| US5724302A (en) | High density decoder | |
| JPH0352159B2 (cg-RX-API-DMAC7.html) | ||
| JPH0724014B2 (ja) | 2進数のビツト並列加算装置 | |
| KR100230399B1 (ko) | 입력값 특성을 이용한 덧셈기 | |
| JPH08172342A (ja) | デジタルフィルタ |