JPS6020143U - Lsiチツプ - Google Patents

Lsiチツプ

Info

Publication number
JPS6020143U
JPS6020143U JP1983112083U JP11208383U JPS6020143U JP S6020143 U JPS6020143 U JP S6020143U JP 1983112083 U JP1983112083 U JP 1983112083U JP 11208383 U JP11208383 U JP 11208383U JP S6020143 U JPS6020143 U JP S6020143U
Authority
JP
Japan
Prior art keywords
lsi chip
bumps
pads
recorded
bonded
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP1983112083U
Other languages
English (en)
Inventor
徹 山下
Original Assignee
シャープ株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by シャープ株式会社 filed Critical シャープ株式会社
Priority to JP1983112083U priority Critical patent/JPS6020143U/ja
Publication of JPS6020143U publication Critical patent/JPS6020143U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/141Disposition
    • H01L2224/14104Disposition relative to the bonding areas, e.g. bond pads, of the semiconductor or solid-state body

Landscapes

  • Wire Bonding (AREA)

Abstract

(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。

Description

【図面の簡単な説明】
第1図は本考案のLSIチップを示す図、第2図イt 
 Ot ハは同バンプの形成方法を説明する図である。 1はLSIチップ、2は絶縁層、3はパッド、4はトリ
メタル、5はバンプ、6はマスク。

Claims (1)

    【実用新案登録請求の範囲】
  1. 複数個のパッドにそれぞれ一定サイズのバンプを形成し
    て成るLSIチップに於て、前記バンプを適宜パッドの
    一部分にのみ結合するように位置をずらして形成してな
    ることを特徴とするLSIチップ。
JP1983112083U 1983-07-18 1983-07-18 Lsiチツプ Pending JPS6020143U (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1983112083U JPS6020143U (ja) 1983-07-18 1983-07-18 Lsiチツプ

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1983112083U JPS6020143U (ja) 1983-07-18 1983-07-18 Lsiチツプ

Publications (1)

Publication Number Publication Date
JPS6020143U true JPS6020143U (ja) 1985-02-12

Family

ID=30259967

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1983112083U Pending JPS6020143U (ja) 1983-07-18 1983-07-18 Lsiチツプ

Country Status (1)

Country Link
JP (1) JPS6020143U (ja)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005265750A (ja) * 2004-03-22 2005-09-29 Elpida Memory Inc プローブカード
JP2013519227A (ja) * 2010-02-03 2013-05-23 ポリマー・ビジョン・ベー・フェー 多様な集積回路チップバンプピッチを有する半導体装置

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005265750A (ja) * 2004-03-22 2005-09-29 Elpida Memory Inc プローブカード
JP2013519227A (ja) * 2010-02-03 2013-05-23 ポリマー・ビジョン・ベー・フェー 多様な集積回路チップバンプピッチを有する半導体装置

Similar Documents

Publication Publication Date Title
JPS5827935U (ja) 混成集積回路装置
JPS60160554U (ja) 半導体用ボンディング細線
JPS6020143U (ja) Lsiチツプ
JPS60141129U (ja) リ−ドレスチツプキヤリアの端子構造
JPS594636U (ja) 半導体装置
JPS60163751U (ja) 半導体装置
JPS602848U (ja) 半導体装置
JPS6013737U (ja) 半導体集積回路装置
JPS60137435U (ja) 半導体装置
JPS5929052U (ja) 集積回路装置
JPS58147277U (ja) 混成集積回路装置
JPS609235U (ja) ボンデイングパツド
JPS59115640U (ja) 電子部品
JPS58122447U (ja) 半導体装置
JPS59103441U (ja) 半導体集積回路
JPS6094836U (ja) 半導体装置
JPS59104535U (ja) 半導体装置
JPS5885341U (ja) 印刷基板
JPS5999447U (ja) 半導体用パツケ−ジ
JPS6059538U (ja) 半導体チップキャリアケ−ス
JPS60169860U (ja) 混成集積回路
JPS58118742U (ja) 集積回路と基板の接続構造
JPS6020159U (ja) 集積回路半導体装置
JPS58106950U (ja) 半導体装置のパツケ−ジ
JPS6120079U (ja) 半導体装置実装用基板