JPS5919288A - 仮想記憶制御方式 - Google Patents
仮想記憶制御方式Info
- Publication number
- JPS5919288A JPS5919288A JP57127877A JP12787782A JPS5919288A JP S5919288 A JPS5919288 A JP S5919288A JP 57127877 A JP57127877 A JP 57127877A JP 12787782 A JP12787782 A JP 12787782A JP S5919288 A JPS5919288 A JP S5919288A
- Authority
- JP
- Japan
- Prior art keywords
- address
- segment
- virtual address
- type
- information
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57127877A JPS5919288A (ja) | 1982-07-22 | 1982-07-22 | 仮想記憶制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57127877A JPS5919288A (ja) | 1982-07-22 | 1982-07-22 | 仮想記憶制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5919288A true JPS5919288A (ja) | 1984-01-31 |
| JPH0320777B2 JPH0320777B2 (enrdf_load_stackoverflow) | 1991-03-20 |
Family
ID=14970847
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP57127877A Granted JPS5919288A (ja) | 1982-07-22 | 1982-07-22 | 仮想記憶制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5919288A (enrdf_load_stackoverflow) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60204048A (ja) * | 1984-03-28 | 1985-10-15 | Hitachi Ltd | 仮想記憶方式 |
| JPS621048A (ja) * | 1985-06-04 | 1987-01-07 | Nec Corp | 仮想記憶システム |
| JPS62237547A (ja) * | 1986-04-09 | 1987-10-17 | Hitachi Ltd | アドレス変換方式 |
-
1982
- 1982-07-22 JP JP57127877A patent/JPS5919288A/ja active Granted
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60204048A (ja) * | 1984-03-28 | 1985-10-15 | Hitachi Ltd | 仮想記憶方式 |
| JPS621048A (ja) * | 1985-06-04 | 1987-01-07 | Nec Corp | 仮想記憶システム |
| JPS62237547A (ja) * | 1986-04-09 | 1987-10-17 | Hitachi Ltd | アドレス変換方式 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0320777B2 (enrdf_load_stackoverflow) | 1991-03-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR880011678A (ko) | 메모리 액세스 제어 장치 | |
| KR910010328A (ko) | 패리티 능력을 가진 디스크 배열 제어기 | |
| KR920013132A (ko) | 우선변환 참조 버퍼 | |
| JP2774862B2 (ja) | Dma制御装置および情報処理装置 | |
| KR960029963A (ko) | 프로세서의 인스트럭션 디스패치 대기시간 감소 방법 및 시스템 | |
| JPS5919288A (ja) | 仮想記憶制御方式 | |
| US4654791A (en) | Input/output paging mechanism in a data processor | |
| US7162608B2 (en) | Translation lookaside buffer-based memory system and method for use in a computer having a plurality of processor element | |
| JPS5848289A (ja) | バツフアメモリ制御方式 | |
| US5983307A (en) | Electrical circuit for exchanging data between a microprocessor and a memory and computer comprising a circuit of this type | |
| KR900000774A (ko) | 가상 메모리의 페이지 테이블 | |
| JP3256558B2 (ja) | 電子計算機におけるアドレス変換方式 | |
| JPH0744489A (ja) | データ転送方法 | |
| JPS6349806B2 (enrdf_load_stackoverflow) | ||
| JP3157673B2 (ja) | 仮想記憶システム | |
| US6629229B1 (en) | Message index descriptor | |
| US20050044300A1 (en) | Apparatus with dual writing function, and storage control apparatus | |
| JPS6349807B2 (enrdf_load_stackoverflow) | ||
| JPH08265392A (ja) | Hdlcフレーム処理装置 | |
| JPH01310463A (ja) | 緩衝記憶装置 | |
| JPS63163946A (ja) | デ−タ転送装置 | |
| JPS61112261A (ja) | デ−タ連鎖走査方式 | |
| JPH06348658A (ja) | マルチプロセッサシステムにおけるメモリ管理方式 | |
| JPS63245545A (ja) | Dma方式 | |
| JPS6211952A (ja) | デ−タ転送方式 |