JPS5843618A - 同期パルス発生装置 - Google Patents

同期パルス発生装置

Info

Publication number
JPS5843618A
JPS5843618A JP56142723A JP14272381A JPS5843618A JP S5843618 A JPS5843618 A JP S5843618A JP 56142723 A JP56142723 A JP 56142723A JP 14272381 A JP14272381 A JP 14272381A JP S5843618 A JPS5843618 A JP S5843618A
Authority
JP
Japan
Prior art keywords
flip
gate
flop circuit
output signal
clock pulse
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP56142723A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0137886B2 (enrdf_load_stackoverflow
Inventor
Hiroshi Mizuguchi
博 水口
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to JP56142723A priority Critical patent/JPS5843618A/ja
Publication of JPS5843618A publication Critical patent/JPS5843618A/ja
Publication of JPH0137886B2 publication Critical patent/JPH0137886B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/15Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Manipulation Of Pulses (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
JP56142723A 1981-09-09 1981-09-09 同期パルス発生装置 Granted JPS5843618A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56142723A JPS5843618A (ja) 1981-09-09 1981-09-09 同期パルス発生装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56142723A JPS5843618A (ja) 1981-09-09 1981-09-09 同期パルス発生装置

Publications (2)

Publication Number Publication Date
JPS5843618A true JPS5843618A (ja) 1983-03-14
JPH0137886B2 JPH0137886B2 (enrdf_load_stackoverflow) 1989-08-10

Family

ID=15322077

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56142723A Granted JPS5843618A (ja) 1981-09-09 1981-09-09 同期パルス発生装置

Country Status (1)

Country Link
JP (1) JPS5843618A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01127481A (ja) * 1987-11-12 1989-05-19 Giken Kogyo Kk 浮体の係留装置

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01127481A (ja) * 1987-11-12 1989-05-19 Giken Kogyo Kk 浮体の係留装置

Also Published As

Publication number Publication date
JPH0137886B2 (enrdf_load_stackoverflow) 1989-08-10

Similar Documents

Publication Publication Date Title
US5365119A (en) Circuit arrangement
US7786786B2 (en) Multiphase clock for superconducting electronics
US4745302A (en) Asynchronous signal synchronizing circuit
US4700350A (en) Multiple phase CRC generator
US6389095B1 (en) Divide-by-three circuit
US6535048B1 (en) Secure asynchronous clock multiplexer
JPH02186711A (ja) ディジタル周波数発生器
US7034584B2 (en) Apparatus for frequency dividing a master clock signal by a non-integer
JPH0834412B2 (ja) 同期的相補関係タイミング信号発生器
JPS5843618A (ja) 同期パルス発生装置
US5524037A (en) Circuit configuration for generating even-numbered duty factors
US6380775B1 (en) Multiplexed distribution system for CMOS signals
KR102229659B1 (ko) 셋업 타임이 감소된 전송 게이트 기반 마스터­슬레이브 플립플롭
US3303433A (en) Arrangement for distributing timing signals to avoid undersirable reflected signal triggering
JPS63122311A (ja) 多相クロツク信号発生回路
JPS6346847B2 (enrdf_load_stackoverflow)
JP2543108B2 (ja) 同期パルス発生装置
JPS5926675Y2 (ja) 分周回路
JPS62191910A (ja) クロツク制御方式
JPS60162385A (ja) 垂直同期装置
JPH01276327A (ja) クロック発生回路
JPS5926674Y2 (ja) 同期式分周回路
KR200248929Y1 (ko) 제어 신호 발생 회로
JP2553722B2 (ja) 2相クロックの位相補正装置
JPS61245648A (ja) 注入同期形パルス発生回路