JPS58117059A - 情報処理装置 - Google Patents

情報処理装置

Info

Publication number
JPS58117059A
JPS58117059A JP56212656A JP21265681A JPS58117059A JP S58117059 A JPS58117059 A JP S58117059A JP 56212656 A JP56212656 A JP 56212656A JP 21265681 A JP21265681 A JP 21265681A JP S58117059 A JPS58117059 A JP S58117059A
Authority
JP
Japan
Prior art keywords
psw
bit
program
monitoring mechanism
processing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP56212656A
Other languages
English (en)
Japanese (ja)
Other versions
JPS644210B2 (enExample
Inventor
Nobuyoshi Sato
信義 佐藤
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP56212656A priority Critical patent/JPS58117059A/ja
Publication of JPS58117059A publication Critical patent/JPS58117059A/ja
Publication of JPS644210B2 publication Critical patent/JPS644210B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/36Prevention of errors by analysis, debugging or testing of software
    • G06F11/362Debugging of software
    • G06F11/3648Debugging of software using additional hardware

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Quality & Reliability (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Debugging And Monitoring (AREA)
JP56212656A 1981-12-31 1981-12-31 情報処理装置 Granted JPS58117059A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56212656A JPS58117059A (ja) 1981-12-31 1981-12-31 情報処理装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56212656A JPS58117059A (ja) 1981-12-31 1981-12-31 情報処理装置

Publications (2)

Publication Number Publication Date
JPS58117059A true JPS58117059A (ja) 1983-07-12
JPS644210B2 JPS644210B2 (enExample) 1989-01-25

Family

ID=16626230

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56212656A Granted JPS58117059A (ja) 1981-12-31 1981-12-31 情報処理装置

Country Status (1)

Country Link
JP (1) JPS58117059A (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9009422B2 (en) 2010-08-10 2015-04-14 Fujitsu Limited Information processing apparatus and interrupt control method

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9009422B2 (en) 2010-08-10 2015-04-14 Fujitsu Limited Information processing apparatus and interrupt control method
US9069742B1 (en) 2010-08-10 2015-06-30 Fujitsu Limited Information processing apparatus

Also Published As

Publication number Publication date
JPS644210B2 (enExample) 1989-01-25

Similar Documents

Publication Publication Date Title
JPH063586B2 (ja) 計算モジュールの監視方法
JPH049321B2 (enExample)
JPS58117059A (ja) 情報処理装置
US6567930B1 (en) Method and apparatus for controlling writing of flash EEPROM by microcomputer
US5455940A (en) Method for abnormal restart of a multiprocessor computer of a telecommunication switching system
JPH09198258A (ja) タスクスタックオーバーフロー検出回路
JP4647276B2 (ja) 半導体回路装置
JPH064417A (ja) メモリのバッテリバックアップ制御方式
JP6835422B1 (ja) 情報処理装置及び情報処理方法
JPH0488448A (ja) プログラムエリアの保護装置
JPH07287660A (ja) プログラマブルコントローラの割り込み処理方法
JPS5835648A (ja) プログラム実行制御方式
JP3120841B2 (ja) インサーキットエミュレータ
JPH02310634A (ja) プログラム暴走監視方式
JP3102381B2 (ja) タスクデバッグ装置、タスクデバッグ方法及びその記録媒体
JPH0486918A (ja) マイクロプログラム制御装置
JPH02141830A (ja) 情報処理装置
JPH0789325B2 (ja) エラー処理方式
JPH02150924A (ja) メモリ装置
JPH01211138A (ja) 計算機システムの監視回路用リセット回路
JPH11353193A (ja) マルチプログラミング実行制御方法
JPH07210421A (ja) スレッド環境におけるデバッグ方法
JPS6346872B2 (enExample)
JPH03204036A (ja) 割込み処理後の動的再開機構を備えた計算機
JPS63127305A (ja) プログラマブル・コントロ−ラ