JPS5383463A - Packaging method of semiconductor device - Google Patents

Packaging method of semiconductor device

Info

Publication number
JPS5383463A
JPS5383463A JP15857776A JP15857776A JPS5383463A JP S5383463 A JPS5383463 A JP S5383463A JP 15857776 A JP15857776 A JP 15857776A JP 15857776 A JP15857776 A JP 15857776A JP S5383463 A JPS5383463 A JP S5383463A
Authority
JP
Japan
Prior art keywords
semiconductor device
packaging method
eaenly
spreading
working efficiency
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP15857776A
Other languages
Japanese (ja)
Inventor
Toshiichi Mita
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Instruments Inc
Original Assignee
Seiko Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Instruments Inc filed Critical Seiko Instruments Inc
Priority to JP15857776A priority Critical patent/JPS5383463A/en
Publication of JPS5383463A publication Critical patent/JPS5383463A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Electric Clocks (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)

Abstract

PURPOSE: To stabilize quality and improve working efficiency by eaenly spreading eposy resin within a potting frame.
COPYRIGHT: (C)1978,JPO&Japio
JP15857776A 1976-12-28 1976-12-28 Packaging method of semiconductor device Pending JPS5383463A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP15857776A JPS5383463A (en) 1976-12-28 1976-12-28 Packaging method of semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP15857776A JPS5383463A (en) 1976-12-28 1976-12-28 Packaging method of semiconductor device

Publications (1)

Publication Number Publication Date
JPS5383463A true JPS5383463A (en) 1978-07-22

Family

ID=15674719

Family Applications (1)

Application Number Title Priority Date Filing Date
JP15857776A Pending JPS5383463A (en) 1976-12-28 1976-12-28 Packaging method of semiconductor device

Country Status (1)

Country Link
JP (1) JPS5383463A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4913930A (en) * 1988-06-28 1990-04-03 Wacker Silicones Corporation Method for coating semiconductor components on a dielectric film
JPH05226391A (en) * 1992-01-13 1993-09-03 Nec Corp Sealing of ic chip

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4913930A (en) * 1988-06-28 1990-04-03 Wacker Silicones Corporation Method for coating semiconductor components on a dielectric film
JPH05226391A (en) * 1992-01-13 1993-09-03 Nec Corp Sealing of ic chip

Similar Documents

Publication Publication Date Title
JPS5383463A (en) Packaging method of semiconductor device
JPS51130743A (en) Wave-energy application device
JPS5230167A (en) Method for production of semiconductor device
JPS53111283A (en) Compound semiconductor device and production of the same
JPS51116689A (en) Semiconductor laser device
JPS524175A (en) Groups iii-v compounds semiconductor device
JPS53144670A (en) Production of semiconductor device
JPS5218173A (en) Soldering method of semiconductor element
JPS5419652A (en) Lead bonding method
JPS5411671A (en) Sealing method of semiconductor device
JPS5339866A (en) Packaging method of semiconductor device
JPS5310968A (en) Pellet bonding method
JPS5252370A (en) Fabrication of glass-sealed semiconductor device
JPS547869A (en) Lead bending method of semiconductor device
JPS5287982A (en) Resin molding method of semiconductor elements
JPS52143186A (en) Taping device
JPS5314560A (en) Production of semiconductor device
JPS52106681A (en) Etching method
JPS5377170A (en) Selective growth method of compound semiconductor
JPS53128980A (en) Positioning device for bonding
JPS53149499A (en) Method of controlling hoop material in bundling device
JPS53142176A (en) Manufacture of semiconductor device
JPS5339868A (en) Packaging method of semiconductor device
JPS52117058A (en) Cutting method of semiconductor wafer
JPS52119862A (en) Semi-conductor device and its manufacture