JPH0697302A - 集積回路の金属相互接続層におけるボイドのない酸化物金属スペース充填のための方法 - Google Patents
集積回路の金属相互接続層におけるボイドのない酸化物金属スペース充填のための方法Info
- Publication number
- JPH0697302A JPH0697302A JP5146314A JP14631493A JPH0697302A JP H0697302 A JPH0697302 A JP H0697302A JP 5146314 A JP5146314 A JP 5146314A JP 14631493 A JP14631493 A JP 14631493A JP H0697302 A JPH0697302 A JP H0697302A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- oxide
- metal
- interconnect
- space
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H10P14/60—
-
- H10W20/098—
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/922,897 US5382547A (en) | 1992-07-31 | 1992-07-31 | Void free oxide fill for interconnect spaces |
| US922897 | 1992-07-31 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH0697302A true JPH0697302A (ja) | 1994-04-08 |
Family
ID=25447737
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP5146314A Withdrawn JPH0697302A (ja) | 1992-07-31 | 1993-06-17 | 集積回路の金属相互接続層におけるボイドのない酸化物金属スペース充填のための方法 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US5382547A (enExample) |
| EP (1) | EP0583866A1 (enExample) |
| JP (1) | JPH0697302A (enExample) |
| KR (1) | KR940002970A (enExample) |
| TW (1) | TW228607B (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6541358B2 (en) | 2000-10-18 | 2003-04-01 | Nec Corporation | Method of fabricating a semiconductor device by filling gaps between gate electrodes with HSQ |
Families Citing this family (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5567660A (en) * | 1995-09-13 | 1996-10-22 | Taiwan Semiconductor Manufacturing Company Ltd | Spin-on-glass planarization by a new stagnant coating method |
| US5665657A (en) * | 1995-09-18 | 1997-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd | Spin-on-glass partial etchback planarization process |
| US5840623A (en) * | 1995-10-04 | 1998-11-24 | Advanced Micro Devices, Inc. | Efficient and economical method of planarization of multilevel metallization structures in integrated circuits using CMP |
| US5665644A (en) * | 1995-11-03 | 1997-09-09 | Micron Technology, Inc. | Semiconductor processing method of forming electrically conductive interconnect lines and integrated circuitry |
| US5789314A (en) * | 1995-12-05 | 1998-08-04 | Integrated Device Technology, Inc. | Method of topside and inter-metal oxide coating |
| US5827782A (en) * | 1996-06-03 | 1998-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multiple etch method for optimizing Inter-Metal Dielectric (IMD) spacer layer profile |
| US5783481A (en) * | 1996-06-05 | 1998-07-21 | Advanced Micro Devices, Inc. | Semiconductor interlevel dielectric having a polymide for producing air gaps |
| US6576976B2 (en) | 1997-01-03 | 2003-06-10 | Integrated Device Technology, Inc. | Semiconductor integrated circuit with an insulation structure having reduced permittivity |
| US5926716A (en) * | 1997-03-31 | 1999-07-20 | Siemens Aktiengesellschaft | Method for forming a structure |
| US5920791A (en) * | 1997-11-06 | 1999-07-06 | Vanguard International Semiconductor Corporation | Method of manufacturing intermetal dielectrics for sub-half-micron semiconductor devices |
| KR100481981B1 (ko) * | 1997-12-29 | 2005-06-17 | 매그나칩 반도체 유한회사 | 반도체소자의층간절연막형성방법 |
| US6023327A (en) * | 1998-08-10 | 2000-02-08 | Advanced Micro Devices, Inc. | System and method for detecting defects in an interlayer dielectric of a semiconductor device |
| US6177802B1 (en) | 1998-08-10 | 2001-01-23 | Advanced Micro Devices, Inc. | System and method for detecting defects in an interlayer dielectric of a semiconductor device using the hall-effect |
| US6384466B1 (en) * | 1998-08-27 | 2002-05-07 | Micron Technology, Inc. | Multi-layer dielectric and method of forming same |
| US7163881B1 (en) | 2004-06-08 | 2007-01-16 | Integrated Device Technology, Inc. | Method for forming CMOS structure with void-free dielectric film |
| US7918383B2 (en) * | 2004-09-01 | 2011-04-05 | Micron Technology, Inc. | Methods for placing substrates in contact with molten solder |
| JP2006310454A (ja) * | 2005-04-27 | 2006-11-09 | Toshiba Corp | 半導体装置およびその製造方法 |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4481070A (en) * | 1984-04-04 | 1984-11-06 | Advanced Micro Devices, Inc. | Double planarization process for multilayer metallization of integrated circuit structures |
| US4986878A (en) * | 1988-07-19 | 1991-01-22 | Cypress Semiconductor Corp. | Process for improved planarization of the passivation layers for semiconductor devices |
| JPH0277140A (ja) * | 1988-09-13 | 1990-03-16 | Nec Corp | 集積回路の製造方法 |
| JPH0279437A (ja) * | 1988-09-14 | 1990-03-20 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
| EP0423907B1 (en) * | 1988-11-10 | 1996-04-24 | Applied Materials, Inc. | Method for planarizing an integrated circuit structure |
| US5204288A (en) * | 1988-11-10 | 1993-04-20 | Applied Materials, Inc. | Method for planarizing an integrated circuit structure using low melting inorganic material |
| US5192715A (en) * | 1989-07-25 | 1993-03-09 | Advanced Micro Devices, Inc. | Process for avoiding spin-on-glass cracking in high aspect ratio cavities |
| US5119164A (en) * | 1989-07-25 | 1992-06-02 | Advanced Micro Devices, Inc. | Avoiding spin-on-glass cracking in high aspect ratio cavities |
| US5101142A (en) * | 1990-09-05 | 1992-03-31 | Applied Lumens, Ltd. | Solid-state ballast for fluorescent lamp with multiple dimming |
-
1992
- 1992-07-31 US US07/922,897 patent/US5382547A/en not_active Expired - Lifetime
- 1992-12-03 TW TW081109685A patent/TW228607B/zh active
-
1993
- 1993-05-18 EP EP93303846A patent/EP0583866A1/en not_active Withdrawn
- 1993-06-17 JP JP5146314A patent/JPH0697302A/ja not_active Withdrawn
- 1993-07-02 KR KR1019930012440A patent/KR940002970A/ko not_active Withdrawn
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6541358B2 (en) | 2000-10-18 | 2003-04-01 | Nec Corporation | Method of fabricating a semiconductor device by filling gaps between gate electrodes with HSQ |
Also Published As
| Publication number | Publication date |
|---|---|
| TW228607B (enExample) | 1994-08-21 |
| US5382547A (en) | 1995-01-17 |
| EP0583866A1 (en) | 1994-02-23 |
| KR940002970A (ko) | 1994-02-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5494853A (en) | Method to solve holes in passivation by metal layout | |
| KR100373804B1 (ko) | 서브미크론상호연결의선택적간극충진을위한2단계마스킹방법 | |
| JPH0697302A (ja) | 集積回路の金属相互接続層におけるボイドのない酸化物金属スペース充填のための方法 | |
| KR100350811B1 (ko) | 반도체 장치의 금속 비아 콘택 및 그 형성방법 | |
| JP3245004B2 (ja) | 半導体製造方法、ゲート・スタック製造方法、及び半導体装置 | |
| US6599830B2 (en) | Semiconductor device and manufacturing method thereof | |
| US5792705A (en) | Optimized planarization process for SOG filled vias | |
| EP1083597A2 (en) | A method to create a controllable and reproductible dual copper damascene structure | |
| US6274483B1 (en) | Method to improve metal line adhesion by trench corner shape modification | |
| JPH0799237A (ja) | 集積回路の製造方法 | |
| JPH0864598A (ja) | 金属層をパターンぎめする方法 | |
| US6033981A (en) | Keyhole-free process for high aspect ratio gap filing | |
| US5663108A (en) | Optimized metal pillar via process | |
| US6214745B1 (en) | Method of improving surface planarity of chemical-mechanical polishing operation by forming shallow dummy pattern | |
| JPH0214552A (ja) | 半導体装置内の下方レベルの金属に接触するように少なくとも1つの付加的なレベルの金属相互接続を形成するための方法 | |
| EP0406025B1 (en) | Method for fabricating a semiconductor device in which an insulating layer thereof has a uniform thickness | |
| US6284642B1 (en) | Integrated method of damascene and borderless via process | |
| US6239017B1 (en) | Dual damascene CMP process with BPSG reflowed contact hole | |
| JP3386438B2 (ja) | 二次元波形構造の製造方法 | |
| JP3713869B2 (ja) | 半導体装置の製造方法 | |
| JP2004200693A (ja) | 二重食刻構造を形成する方法 | |
| JP3183238B2 (ja) | 半導体装置の製造方法 | |
| EP1460677A2 (en) | BARC etch comprising a selective etch chemistry and a high polymerizing gas for CD control | |
| US6280644B1 (en) | Method of planarizing a surface on an integrated circuit | |
| US6204096B1 (en) | Method for reducing critical dimension of dual damascene process using spin-on-glass process |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A300 | Application deemed to be withdrawn because no request for examination was validly filed |
Free format text: JAPANESE INTERMEDIATE CODE: A300 Effective date: 20000905 |