JPH03655B2 - - Google Patents

Info

Publication number
JPH03655B2
JPH03655B2 JP59135411A JP13541184A JPH03655B2 JP H03655 B2 JPH03655 B2 JP H03655B2 JP 59135411 A JP59135411 A JP 59135411A JP 13541184 A JP13541184 A JP 13541184A JP H03655 B2 JPH03655 B2 JP H03655B2
Authority
JP
Japan
Prior art keywords
storage device
data
storage
buffer
access
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP59135411A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6115248A (ja
Inventor
Hidehiko Nishida
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP59135411A priority Critical patent/JPS6115248A/ja
Publication of JPS6115248A publication Critical patent/JPS6115248A/ja
Publication of JPH03655B2 publication Critical patent/JPH03655B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Memory System Of A Hierarchy Structure (AREA)
JP59135411A 1984-06-29 1984-06-29 記憶装置アクセス制御方式 Granted JPS6115248A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP59135411A JPS6115248A (ja) 1984-06-29 1984-06-29 記憶装置アクセス制御方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP59135411A JPS6115248A (ja) 1984-06-29 1984-06-29 記憶装置アクセス制御方式

Publications (2)

Publication Number Publication Date
JPS6115248A JPS6115248A (ja) 1986-01-23
JPH03655B2 true JPH03655B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1991-01-08

Family

ID=15151097

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59135411A Granted JPS6115248A (ja) 1984-06-29 1984-06-29 記憶装置アクセス制御方式

Country Status (1)

Country Link
JP (1) JPS6115248A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Also Published As

Publication number Publication date
JPS6115248A (ja) 1986-01-23

Similar Documents

Publication Publication Date Title
JPS62102344A (ja) バツフア・メモリ制御方式
JPH03655B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS5815877B2 (ja) バツフア・メモリ制御方式
JP2581144B2 (ja) バス制御装置
JPS59135684A (ja) バツフアメモリ間のデ−タバイパス方式
JP2000066946A (ja) メモリコントローラ
JPH0296252A (ja) キャッシュメモリ制御装置
JPS61237145A (ja) ストアバツフアの制御方式
JPH02224158A (ja) キャッシュメモリ装置及びデータ処理装置並びにデータアクセス方法とキャッシュメモリへのデータ格納方法
JP2531209B2 (ja) チャネル装置
JPH08166905A (ja) キャッシュメモリ制御方法
JPS63311548A (ja) キャッシュメモリ制御回路
JPH02259945A (ja) ストア処理方式
JPH0664552B2 (ja) 情報処理装置の無効化処理方式
JPH0462645A (ja) 記憶装置及びオーバーフロー処理方法
JPH0546565A (ja) データ処理装置
JPS61211752A (ja) ペ−ジ履歴メモリ装置
JPH0567975B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS63259746A (ja) バンクメモリ間のデ−タ転送方式
JPH01305452A (ja) バッファ記憶装置のストア制御方式
JPS60189043A (ja) プロセツサ
JPH0236011B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH0520165A (ja) システムバス制御装置
JPH01284940A (ja) メモリ制御装置
JPS6325732A (ja) マイクロプログラム制御装置