JPH0347740B2 - - Google Patents

Info

Publication number
JPH0347740B2
JPH0347740B2 JP61219917A JP21991786A JPH0347740B2 JP H0347740 B2 JPH0347740 B2 JP H0347740B2 JP 61219917 A JP61219917 A JP 61219917A JP 21991786 A JP21991786 A JP 21991786A JP H0347740 B2 JPH0347740 B2 JP H0347740B2
Authority
JP
Japan
Prior art keywords
layer
polyimide
trench
etching
photoresist
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP61219917A
Other languages
English (en)
Japanese (ja)
Other versions
JPS62106644A (ja
Inventor
Jon Doatei Jeemuzu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of JPS62106644A publication Critical patent/JPS62106644A/ja
Publication of JPH0347740B2 publication Critical patent/JPH0347740B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31127Etching organic layers
    • H01L21/31133Etching organic layers by chemical means
    • H01L21/31138Etching organic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials

Landscapes

  • Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Chemical & Material Sciences (AREA)
  • Element Separation (AREA)
  • Drying Of Semiconductors (AREA)
JP61219917A 1985-10-31 1986-09-19 半導体構造形成方法 Granted JPS62106644A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US793400 1985-10-31
US06/793,400 US4654120A (en) 1985-10-31 1985-10-31 Method of making a planar trench semiconductor structure

Publications (2)

Publication Number Publication Date
JPS62106644A JPS62106644A (ja) 1987-05-18
JPH0347740B2 true JPH0347740B2 (enrdf_load_stackoverflow) 1991-07-22

Family

ID=25159837

Family Applications (1)

Application Number Title Priority Date Filing Date
JP61219917A Granted JPS62106644A (ja) 1985-10-31 1986-09-19 半導体構造形成方法

Country Status (5)

Country Link
US (1) US4654120A (enrdf_load_stackoverflow)
EP (1) EP0224039B1 (enrdf_load_stackoverflow)
JP (1) JPS62106644A (enrdf_load_stackoverflow)
CA (1) CA1267349A (enrdf_load_stackoverflow)
DE (1) DE3672570D1 (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010016296A (ja) * 2008-07-07 2010-01-21 Seiko Instruments Inc 半導体装置

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4725562A (en) * 1986-03-27 1988-02-16 International Business Machines Corporation Method of making a contact to a trench isolated device
US4836885A (en) * 1988-05-03 1989-06-06 International Business Machines Corporation Planarization process for wide trench isolation
JPH02183552A (ja) * 1989-01-09 1990-07-18 Nec Corp 集積回路の製造方法
DE3914065A1 (de) * 1989-04-28 1990-10-31 Leybold Ag Vorrichtung zur durchfuehrung von plasma-aetzverfahren
DE4300765C1 (de) * 1993-01-14 1993-12-23 Bosch Gmbh Robert Verfahren zum Planarisieren grabenförmiger Strukturen
US5521422A (en) * 1994-12-02 1996-05-28 International Business Machines Corporation Corner protected shallow trench isolation device
US5705428A (en) * 1995-08-03 1998-01-06 Chartered Semiconductor Manufacturing Pte, Ltd. Method for preventing titanium lifting during and after metal etching
JP2687948B2 (ja) * 1995-10-05 1997-12-08 日本電気株式会社 半導体装置の製造方法
US5863828A (en) * 1996-09-25 1999-01-26 National Semiconductor Corporation Trench planarization technique
US5994202A (en) * 1997-01-23 1999-11-30 International Business Machines Corporation Threshold voltage tailoring of the corner of a MOSFET device
US5880005A (en) * 1997-10-23 1999-03-09 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming a tapered profile insulator shape
US6365968B1 (en) 1998-08-07 2002-04-02 Corning Lasertron, Inc. Polyimide/silicon oxide bi-layer for bond pad parasitic capacitance control in semiconductor electro-optical device
WO2001026193A1 (en) * 1999-10-01 2001-04-12 Corning Lasertron, Inc. Method for making a ridge waveguide semiconductor device
US6251747B1 (en) * 1999-11-02 2001-06-26 Philips Semiconductors, Inc. Use of an insulating spacer to prevent threshold voltage roll-off in narrow devices
US6593210B1 (en) * 2000-10-24 2003-07-15 Advanced Micro Devices, Inc. Self-aligned/maskless reverse etch process using an inorganic film
CN100461433C (zh) * 2007-01-04 2009-02-11 北京京东方光电科技有限公司 一种tft阵列结构及其制造方法
US8017493B2 (en) * 2008-05-12 2011-09-13 Texas Instruments Incorporated Method of planarizing a semiconductor device

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2629996A1 (de) * 1976-07-03 1978-01-05 Ibm Deutschland Verfahren zur passivierung und planarisierung eines metallisierungsmusters
US4318751A (en) * 1980-03-13 1982-03-09 International Business Machines Corporation Self-aligned process for providing an improved high performance bipolar transistor
US4389281A (en) * 1980-12-16 1983-06-21 International Business Machines Corporation Method of planarizing silicon dioxide in semiconductor devices
JPS57204133A (en) * 1981-06-10 1982-12-14 Hitachi Ltd Manufacture of semiconductor integrated circuit
JPS59158534A (ja) * 1983-02-28 1984-09-08 Oki Electric Ind Co Ltd 半導体装置の製造方法
US4519128A (en) * 1983-10-05 1985-05-28 International Business Machines Corporation Method of making a trench isolated device
JPS60120723A (ja) * 1983-11-30 1985-06-28 インタ−ナショナル ビジネス マシ−ンズ コ−ポレ−ション 電子装置
US4545852A (en) * 1984-06-20 1985-10-08 Hewlett-Packard Company Planarization of dielectric films on integrated circuits

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010016296A (ja) * 2008-07-07 2010-01-21 Seiko Instruments Inc 半導体装置

Also Published As

Publication number Publication date
JPS62106644A (ja) 1987-05-18
EP0224039A3 (en) 1987-12-02
DE3672570D1 (de) 1990-08-16
EP0224039B1 (en) 1990-07-11
CA1267349A (en) 1990-04-03
EP0224039A2 (en) 1987-06-03
US4654120A (en) 1987-03-31

Similar Documents

Publication Publication Date Title
US4502913A (en) Total dielectric isolation for integrated circuits
US4663832A (en) Method for improving the planarity and passivation in a semiconductor isolation trench arrangement
JPH0347740B2 (enrdf_load_stackoverflow)
US6174785B1 (en) Method of forming trench isolation region for semiconductor device
US4307180A (en) Process of forming recessed dielectric regions in a monocrystalline silicon substrate
US5841195A (en) Semiconductor contact via structure
US5561073A (en) Method of fabricating an isolation trench for analog bipolar devices in harsh environments
JPH04250650A (ja) 完全に凹設した分離絶縁体を有する集積回路の平坦化
JPH0671044B2 (ja) 半導体デバイスの放熱装置及びその製造方法
JPH0661342A (ja) トレンチ素子分離膜製造方法
US4661832A (en) Total dielectric isolation for integrated circuits
US6893937B1 (en) Method for preventing borderless contact to well leakage
JPS631753B2 (enrdf_load_stackoverflow)
JP2001284451A (ja) 二次元波形構造の製造方法
KR100561514B1 (ko) 반도체 소자 제조 방법
US6165869A (en) Method to avoid dishing in forming trenches for shallow trench isolation
KR900007149B1 (ko) 반도체 장치
US5851901A (en) Method of manufacturing an isolation region of a semiconductor device with advanced planarization
JPH02285642A (ja) 誘電体分離半導体デバイス及びその製造方法
US6838356B2 (en) Method of forming a trench isolation
US6849493B2 (en) Methods of forming polished material and methods of forming isolation regions
KR100224782B1 (ko) 반도체의 소자의 소자분리 방법
JPS6310895B2 (enrdf_load_stackoverflow)
EP0146613B1 (en) Process for fabricating semiconductor structures
JPS62130537A (ja) 集積回路の素子間分離方法