JPH0260015B2 - - Google Patents
Info
- Publication number
- JPH0260015B2 JPH0260015B2 JP26038285A JP26038285A JPH0260015B2 JP H0260015 B2 JPH0260015 B2 JP H0260015B2 JP 26038285 A JP26038285 A JP 26038285A JP 26038285 A JP26038285 A JP 26038285A JP H0260015 B2 JPH0260015 B2 JP H0260015B2
- Authority
- JP
- Japan
- Prior art keywords
- descriptor
- chain
- final
- descriptors
- dma
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Landscapes
- Bus Control (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP26038285A JPS62119657A (ja) | 1985-11-20 | 1985-11-20 | Dmaチエイン制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP26038285A JPS62119657A (ja) | 1985-11-20 | 1985-11-20 | Dmaチエイン制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS62119657A JPS62119657A (ja) | 1987-05-30 |
| JPH0260015B2 true JPH0260015B2 (OSRAM) | 1990-12-14 |
Family
ID=17347143
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP26038285A Granted JPS62119657A (ja) | 1985-11-20 | 1985-11-20 | Dmaチエイン制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS62119657A (OSRAM) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7484016B2 (en) * | 2004-06-30 | 2009-01-27 | Intel Corporation | Apparatus and method for high performance volatile disk drive memory access using an integrated DMA engine |
-
1985
- 1985-11-20 JP JP26038285A patent/JPS62119657A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS62119657A (ja) | 1987-05-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5794072A (en) | Timing method and apparatus for interleaving PIO and DMA data transfers | |
| US6317799B1 (en) | Destination controlled remote DMA engine | |
| US6889266B1 (en) | Method for delivering packet boundary or other metadata to and from a device using direct memory controller | |
| JPH07225727A (ja) | 計算機システム | |
| JPH0260015B2 (OSRAM) | ||
| JPH06103225A (ja) | チェーン式dma方式及びそのためのdmaコントローラ | |
| JPS581454B2 (ja) | 入出力制御方式 | |
| US5640598A (en) | Data transfer processing system | |
| JP2522412B2 (ja) | プログラマブルコントロ―ラと入出力装置の間の通信方法 | |
| JP2581144B2 (ja) | バス制御装置 | |
| JPH0337220B2 (OSRAM) | ||
| JPS5887613A (ja) | 入出力制御方式 | |
| JPS5954091A (ja) | 電子計算機 | |
| JPH06168195A (ja) | アダプタ制御方式 | |
| JPS6113617B2 (OSRAM) | ||
| JPH04262449A (ja) | データ転送方式 | |
| JPH02234255A (ja) | 入出力制御方式 | |
| JPH0318144A (ja) | Lanアダプタ | |
| JPH0424733B2 (OSRAM) | ||
| JPS6223342B2 (OSRAM) | ||
| JPH01234957A (ja) | Dma制御方法及び装置 | |
| JPH03152647A (ja) | 割込み制御方式 | |
| JPH08137662A (ja) | データ送信方法及びデータ送信装置 | |
| JPH04286799A (ja) | Promプログラマ装置 | |
| JPS581455B2 (ja) | 入出力制御方式 |