JP6423313B2 - 電子部品内蔵基板及びその製造方法と電子装置 - Google Patents
電子部品内蔵基板及びその製造方法と電子装置 Download PDFInfo
- Publication number
- JP6423313B2 JP6423313B2 JP2015106253A JP2015106253A JP6423313B2 JP 6423313 B2 JP6423313 B2 JP 6423313B2 JP 2015106253 A JP2015106253 A JP 2015106253A JP 2015106253 A JP2015106253 A JP 2015106253A JP 6423313 B2 JP6423313 B2 JP 6423313B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- electronic component
- wiring layer
- insulating
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3142—Sealing arrangements between parts, e.g. adhesion promotors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/096—Vertically aligned vias, holes or stacked vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10015—Non-printed capacitor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/429—Plated through-holes specially for multilayer circuits, e.g. having connections to inner circuit layers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4697—Manufacturing multilayer circuits having cavities, e.g. for mounting components
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Geometry (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Wire Bonding (AREA)
- Ceramic Engineering (AREA)
Description
図4〜図10は第1実施形態の電子部品内蔵基板の製造方法を説明するための図、図11及び図12は第1実施形態の電子部品内蔵基板を示す図、図13は第1実施形態の電子装置を示す図である。
図15〜図18は第2実施形態の電子部品内蔵基板の製造方法を示す図、図19及び図20は第2実施形態の電子部品内蔵基板を示す図、図21は第2実施形態の電子装置を示す図である。
図23は第3実施形態の電子部品内蔵基板を示す図である。図23に示すように、第3実施形態の電子部品内蔵基板1bでは、前述した第2実施形態の図20の電子部品内蔵基板1aにおいて、キャパシタ素子40の下側領域に第1配線層30が追加で配置されている。
図25〜図28は第4実施形態の電子部品内蔵基板の製造方法を示す図、図29及び図30は第4実施形態の電子部品内蔵基板を示す図である。
Claims (11)
- 第1の面と、前記第1の面と反対側の第2の面とを備えた絶縁基材と、
前記絶縁基材の中に埋め込まれ、側面に電極を備えた電子部品と、
前記電子部品の電極の外側の前記絶縁基材に、前記第1の面から表面が露出した状態で埋め込まれた第1配線層と、
前記絶縁基材の第2の面から前記電子部品の電極の側面及び前記第1配線層に到達するビア導体と、
前記絶縁基材の第2の面の上に形成され、前記ビア導体に接続された第2配線層と
を有することを特徴とする電子部品内蔵基板。 - 前記絶縁基材は、
前記電子部品の下に配置された接着樹脂層と、
前記電子部品及び前記第1配線層を埋め込む絶縁層とから形成されることを特徴とする請求項1に記載の電子部品内蔵基板。 - 前記絶縁基材は、
前記電子部品の下に配置された接着樹脂層と、
前記接着樹脂層及び前記電子部品の外側に配置され、前記電子部品が搭載された領域に開口部を備えた第1絶縁層と、
前記第1絶縁層の上に積層され、前記開口部内の前記電子部品を埋め込む第2絶縁層とから形成され、
前記第1絶縁層と前記第2絶縁層との間に第3配線層が形成されていることを特徴とする請求項1に記載の電子部品内蔵基板。 - 前記接着樹脂層、前記絶縁層及び前記第1配線層の各第1の面は、面一になっていることを特徴とする請求項2に記載の電子部品内蔵基板。
- 前記接着樹脂層、前記第1絶縁層及び前記第2絶縁層の積層体並びに前記第1配線層の各第1の面は、面一になっていることを特徴とする請求項3に記載の電子部品内蔵基板。
- 前記電子部品の下の前記接着樹脂層に、前記第1の面から露出した状態で前記第1配線層が埋め込まれていることを特徴とする請求項3に記載の電子部品内蔵基板。
- 前記ビア導体は、前記絶縁基材の第2の面から平面視して、2つの円が連通したひょうたん型の形状であることを特徴とする請求項1乃至6のいずれか一項に記載の電子部品内蔵基板。
- 第1の面と、前記第1の面と反対側の第2の面とを備えた絶縁基材と、
前記絶縁基材の中に埋め込まれ、側面に電極を備えた電子部品と、
前記電子部品の電極の外側の前記絶縁基材に、前記第1の面から表面が露出した状態で埋め込まれた第1配線層と、
前記絶縁基材の第2の面から前記電子部品の電極の側面及び前記第1配線層に到達するビア導体と、
前記絶縁基材の第2の面の上に形成され、前記ビア導体に接続された第2配線層と、
前記第2配線層に接続された半導体チップと
を有する電子装置。 - 下地層上の部品搭載領域の外側に第1配線層を形成する工程と、
前記下地層上の部品搭載領域に、接着樹脂層を介して側面に電極を備えた電子部品を接着する工程と、
前記電子部品及び前記第1配線層を埋め込む絶縁層を形成する工程と、
前記絶縁層に、前記電子部品の電極の側面と前記第1配線層に到達するビアホールを形成する工程と、
前記ビアホール内に形成されるビア導体を介して、前記電子部品の電極の側面と前記第1配線層とに接続される第2配線層を前記絶縁層の上に形成する工程と、
前記下地層を除去する工程と
を有することを特徴とする電子部品内蔵基板の製造方法。 - 部品搭載領域を備えた下地層の上に第1配線層を形成する工程と、
前記下地層及び前記第1配線層の上に第1絶縁層を形成する工程と、
前記部品搭載領域の外側の前記第1絶縁層の上に第2配線層を形成する工程と、
前記部品搭載領域に対応する部分の前記第1絶縁層に開口部を形成する工程と、
前記第1絶縁層の開口部に、接着樹脂層を介して側面に電極を備えた電子部品を接着する工程と、
前記電子部品、前記第1絶縁層及び前記第2配線層の上に第2絶縁層を形成する工程と、
前記第2絶縁層及び前記第1絶縁層に、前記電子部品の電極の側面と前記第1配線層に到達するビアホールを形成する工程と、
前記ビアホール内に形成されたビア導体を介して、前記電子部品の電極の側面と前記第1配線層とに接続される第3配線層を前記第2絶縁層の上に形成する工程と、
前記下地層を除去する工程と
を有することを特徴とする電子部品内蔵基板の製造方法。 - 前記ビアホールを形成する工程は、
第1回目のレーザ加工により、前記電子部品の電極の側面に到達する第1ホールを形成する工程と、
第2回目のレーザ加工により、前記第1ホールに連通する第2ホールを形成する工程と、
第3回目のレーザ加工により、前記第2ホールの底部に連通して前記第1配線層に到達する第3ホールを形成する工程とを含むことを特徴とする請求項9又は10に記載の電子部品内蔵基板の製造方法。
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2015106253A JP6423313B2 (ja) | 2015-05-26 | 2015-05-26 | 電子部品内蔵基板及びその製造方法と電子装置 |
US15/163,032 US10211119B2 (en) | 2015-05-26 | 2016-05-24 | Electronic component built-in substrate and electronic device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2015106253A JP6423313B2 (ja) | 2015-05-26 | 2015-05-26 | 電子部品内蔵基板及びその製造方法と電子装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2016219730A JP2016219730A (ja) | 2016-12-22 |
JP6423313B2 true JP6423313B2 (ja) | 2018-11-14 |
Family
ID=57399506
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2015106253A Active JP6423313B2 (ja) | 2015-05-26 | 2015-05-26 | 電子部品内蔵基板及びその製造方法と電子装置 |
Country Status (2)
Country | Link |
---|---|
US (1) | US10211119B2 (ja) |
JP (1) | JP6423313B2 (ja) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11335614B2 (en) * | 2017-10-26 | 2022-05-17 | Tdk Corporation | Electric component embedded structure |
KR20210076584A (ko) * | 2019-12-16 | 2021-06-24 | 삼성전기주식회사 | 전자부품 내장기판 |
KR20210120532A (ko) * | 2020-03-27 | 2021-10-07 | 삼성전자주식회사 | 반도체 패키지 |
CN112103193B (zh) * | 2020-08-21 | 2021-12-03 | 珠海越亚半导体股份有限公司 | 一种嵌埋结构及制备方法、基板 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0805614B1 (en) * | 1995-11-17 | 2005-04-13 | Kabushiki Kaisha Toshiba | Multilayered wiring board, prefabricated material for multilayered wiring board, process of manufacturing multilayered wiring board, electronic parts package, and method for forming conductive pillar |
WO2004034759A1 (ja) * | 2002-10-08 | 2004-04-22 | Dai Nippon Printing Co., Ltd. | 部品内蔵配線板、部品内蔵配線板の製造方法 |
KR100598275B1 (ko) | 2004-09-15 | 2006-07-10 | 삼성전기주식회사 | 수동소자 내장형 인쇄회로기판 및 그 제조 방법 |
WO2006046461A1 (ja) * | 2004-10-29 | 2006-05-04 | Murata Manufacturing Co., Ltd. | チップ型電子部品を内蔵した多層基板及びその製造方法 |
JP2007123524A (ja) | 2005-10-27 | 2007-05-17 | Shinko Electric Ind Co Ltd | 電子部品内蔵基板 |
JP2008182071A (ja) * | 2007-01-25 | 2008-08-07 | Toppan Printing Co Ltd | 電子部品内蔵配線板及びその製造方法、並びに電子機器 |
CN101911847B (zh) | 2007-12-25 | 2012-07-18 | 株式会社村田制作所 | 多层配线基板的制造方法 |
JP5490525B2 (ja) | 2009-12-28 | 2014-05-14 | 日本シイエムケイ株式会社 | 部品内蔵型多層プリント配線板及びその製造方法 |
JP5715009B2 (ja) * | 2011-08-31 | 2015-05-07 | 日本特殊陶業株式会社 | 部品内蔵配線基板及びその製造方法 |
KR101483825B1 (ko) * | 2012-12-04 | 2015-01-16 | 삼성전기주식회사 | 전자부품 내장기판 및 그 제조방법 |
WO2014125567A1 (ja) * | 2013-02-12 | 2014-08-21 | 株式会社メイコー | 部品内蔵基板及びその製造方法 |
JP2015050309A (ja) * | 2013-08-31 | 2015-03-16 | 京セラサーキットソリューションズ株式会社 | 配線基板の製造方法 |
JP5756958B2 (ja) * | 2013-10-21 | 2015-07-29 | 株式会社野田スクリーン | 多層回路基板 |
JP6287149B2 (ja) * | 2013-12-10 | 2018-03-07 | イビデン株式会社 | 電子部品内蔵基板及び電子部品内蔵基板の製造方法 |
-
2015
- 2015-05-26 JP JP2015106253A patent/JP6423313B2/ja active Active
-
2016
- 2016-05-24 US US15/163,032 patent/US10211119B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US10211119B2 (en) | 2019-02-19 |
US20160353576A1 (en) | 2016-12-01 |
JP2016219730A (ja) | 2016-12-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4361826B2 (ja) | 半導体装置 | |
JP6462480B2 (ja) | 配線基板及び配線基板の製造方法 | |
KR100997199B1 (ko) | 전자소자 내장형 인쇄회로기판 제조방법 | |
JP5997260B2 (ja) | 印刷回路基板及びその製造方法 | |
JP2016207958A (ja) | 配線基板及び配線基板の製造方法 | |
US10098243B2 (en) | Printed wiring board and semiconductor package | |
US20150098204A1 (en) | Printed wiring board, method for manufacturing printed wiring board and package-on-package | |
JPWO2007126090A1 (ja) | 回路基板、電子デバイス装置及び回路基板の製造方法 | |
JP2006049819A (ja) | 半導体搭載用配線基板、その製造方法、及び半導体パッケージ | |
US9706663B2 (en) | Printed wiring board, method for manufacturing the same and semiconductor device | |
CN107770947A (zh) | 印刷布线板和印刷布线板的制造方法 | |
US20160255717A1 (en) | Multilayer wiring board | |
JP6423313B2 (ja) | 電子部品内蔵基板及びその製造方法と電子装置 | |
JP2016207959A (ja) | 配線基板及び配線基板の製造方法 | |
JP2016201424A (ja) | プリント配線板およびその製造方法 | |
JP2006339186A (ja) | 配線基板およびその製造方法 | |
JP2017050310A (ja) | 電子部品装置及びその製造方法 | |
JP2016219559A (ja) | 配線基板及びその製造方法と電子部品装置 | |
JP6378616B2 (ja) | 電子部品内蔵プリント配線板 | |
KR101701380B1 (ko) | 소자 내장형 연성회로기판 및 이의 제조방법 | |
US8829361B2 (en) | Wiring board and mounting structure using the same | |
JP5660462B2 (ja) | プリント配線板 | |
JP2009260165A (ja) | 半導体装置 | |
US9433108B2 (en) | Method of fabricating a circuit board structure having an embedded electronic element | |
JP2016100352A (ja) | プリント配線板およびその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20171204 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20180207 |
|
RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20180215 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20180731 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20180807 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20180829 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20181002 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20181018 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 6423313 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |