JP6106358B2 - 連続時間回路のためのオフセットキャンセレーション - Google Patents
連続時間回路のためのオフセットキャンセレーション Download PDFInfo
- Publication number
- JP6106358B2 JP6106358B2 JP2011255026A JP2011255026A JP6106358B2 JP 6106358 B2 JP6106358 B2 JP 6106358B2 JP 2011255026 A JP2011255026 A JP 2011255026A JP 2011255026 A JP2011255026 A JP 2011255026A JP 6106358 B2 JP6106358 B2 JP 6106358B2
- Authority
- JP
- Japan
- Prior art keywords
- offset
- stage
- circuit
- amplifier
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/30—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45179—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
- H03F3/45197—Pl types
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45479—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
- H03F3/45928—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit
- H03F3/45968—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction
- H03F3/45973—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction by using a feedback circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/375—Circuitry to compensate the offset being present in an amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/405—Indexing scheme relating to amplifiers the output amplifying stage of an amplifier comprising more than three power stages
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45354—Indexing scheme relating to differential amplifiers the AAC comprising offset means
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45374—Indexing scheme relating to differential amplifiers the AAC comprising one or more discrete resistors
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/954,090 US8183921B1 (en) | 2010-11-24 | 2010-11-24 | Offset cancellation for continuous-time circuits |
| US12/954,090 | 2010-11-24 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2012114914A JP2012114914A (ja) | 2012-06-14 |
| JP2012114914A5 JP2012114914A5 (enExample) | 2014-11-06 |
| JP6106358B2 true JP6106358B2 (ja) | 2017-03-29 |
Family
ID=45002809
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2011255026A Expired - Fee Related JP6106358B2 (ja) | 2010-11-24 | 2011-11-22 | 連続時間回路のためのオフセットキャンセレーション |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8183921B1 (enExample) |
| EP (1) | EP2458731B1 (enExample) |
| JP (1) | JP6106358B2 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11658628B2 (en) | 2020-09-17 | 2023-05-23 | Kioxia Corporation | Semiconductor integrated circuit, receiving device, and DC offset cancellation method |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8456215B2 (en) | 2011-09-25 | 2013-06-04 | Realtek Semiconductor Corp. | Limiting amplifier and method thereof |
| EP2779438B1 (en) | 2013-03-15 | 2016-10-26 | Dialog Semiconductor B.V. | DC blocker for a high gain amplifier circuit |
| US9917707B2 (en) | 2014-09-11 | 2018-03-13 | The Hong Kong University Of Science And Technology | Adaptive cascaded equalization circuits with configurable roll-up frequency response for spectrum compensation |
| US11444580B2 (en) | 2020-04-01 | 2022-09-13 | Stmicroelectronics International N.V. | Devices and methods for offset cancellation |
| US12261578B2 (en) | 2020-04-01 | 2025-03-25 | Stmicroelectronics International N.V. | Devices and methods for offset cancellation |
Family Cites Families (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3733558A (en) * | 1971-05-20 | 1973-05-15 | Motorola Inc | Stable low current amplifier |
| US4973919A (en) | 1989-03-23 | 1990-11-27 | Doble Engineering Company | Amplifying with directly coupled, cascaded amplifiers |
| JPH03293806A (ja) * | 1990-04-11 | 1991-12-25 | Fujitsu Ltd | 出力オフセット補償回路 |
| JPH08223228A (ja) * | 1994-03-17 | 1996-08-30 | Fujitsu Ltd | 等化増幅器及びこれを用いた受信機並びにプリアンプ |
| JP2834000B2 (ja) * | 1994-06-29 | 1998-12-09 | 日本電気株式会社 | 中間周波増幅回路 |
| JPH08279718A (ja) * | 1995-04-07 | 1996-10-22 | Nec Corp | オフセット除去増幅回路 |
| JP2809150B2 (ja) * | 1995-08-14 | 1998-10-08 | 日本電気株式会社 | 高利得増幅回路 |
| JP2001223546A (ja) * | 2000-02-08 | 2001-08-17 | Mitsubishi Electric Corp | 多段信号増幅回路 |
| JP2003283266A (ja) * | 2002-03-26 | 2003-10-03 | Toshiba Corp | オフセットキャンセラー回路 |
| US7132882B2 (en) * | 2002-07-19 | 2006-11-07 | Avago Technologies Fiber Ip (Singapore) Pte. Ltd. | Amplifier having multiple offset-compensation paths and related systems and methods |
| US6914479B1 (en) * | 2002-07-26 | 2005-07-05 | International Business Machines Corporation | Differential amplifier with DC offset cancellation |
| US6831510B2 (en) * | 2003-02-06 | 2004-12-14 | Fujitsu Limited | Continuous low-frequency error cancellation in a high-speed differential amplifier |
| US7154335B2 (en) * | 2004-09-29 | 2006-12-26 | Intel Corporation | Variable gain amplifier with direct current offset correction |
| TWI290422B (en) * | 2005-06-09 | 2007-11-21 | Via Tech Inc | Circuit for DC offset cancellation |
| US7321259B1 (en) | 2005-10-06 | 2008-01-22 | Altera Corporation | Programmable logic enabled dynamic offset cancellation |
| US7541857B1 (en) | 2005-12-29 | 2009-06-02 | Altera Corporation | Comparator offset cancellation assisted by PLD resources |
| US7368968B1 (en) | 2005-12-29 | 2008-05-06 | Altera Corporation | Signal offset cancellation |
| US7804892B1 (en) | 2006-02-03 | 2010-09-28 | Altera Corporation | Circuitry for providing programmable decision feedback equalization |
| US7586983B1 (en) | 2006-06-22 | 2009-09-08 | Altera Corporation | Systems and methods for offset cancellation in integrated transceivers |
| US7636003B2 (en) * | 2006-07-21 | 2009-12-22 | Mediatek Inc. | Limiting amplifiers |
| JP4412507B2 (ja) * | 2007-10-03 | 2010-02-10 | Necエレクトロニクス株式会社 | 半導体回路 |
| FI121447B (fi) | 2007-12-28 | 2010-11-15 | Esa Tiiliharju | Kaskadiin kytkettyjen vahvistimien takaisinkytkentäverkko |
| US8654898B2 (en) | 2008-05-08 | 2014-02-18 | Altera Corporation | Digital equalizer for high-speed serial communications |
-
2010
- 2010-11-24 US US12/954,090 patent/US8183921B1/en not_active Expired - Fee Related
-
2011
- 2011-11-22 JP JP2011255026A patent/JP6106358B2/ja not_active Expired - Fee Related
- 2011-11-24 EP EP11190439.7A patent/EP2458731B1/en active Active
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11658628B2 (en) | 2020-09-17 | 2023-05-23 | Kioxia Corporation | Semiconductor integrated circuit, receiving device, and DC offset cancellation method |
Also Published As
| Publication number | Publication date |
|---|---|
| CN102480271A (zh) | 2012-05-30 |
| US8183921B1 (en) | 2012-05-22 |
| EP2458731A3 (en) | 2017-04-19 |
| EP2458731B1 (en) | 2018-08-15 |
| US20120126896A1 (en) | 2012-05-24 |
| JP2012114914A (ja) | 2012-06-14 |
| EP2458731A2 (en) | 2012-05-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6106358B2 (ja) | 連続時間回路のためのオフセットキャンセレーション | |
| EP2878079B1 (en) | Receiver having a wide common mode input range | |
| KR102003926B1 (ko) | 디엠퍼시스 버퍼 회로 | |
| KR101838559B1 (ko) | 광대역 저-전력 증폭기 | |
| US8810319B1 (en) | Dual-stage continuous-time linear equalizer | |
| EP1760885B1 (en) | Current-controlled CMOS (C3MOS) fully differential integrated delay cell with variable delay and high bandwidth | |
| JP6016444B2 (ja) | プリエンファシス電圧ジッターを減少させる装置および方法 | |
| CN103825604B (zh) | 用于自适应接收器延迟均衡化的设备和方法 | |
| KR20150126557A (ko) | 데이터 전송 채널을 이퀄라이징하기 위한 시스템 및 이를 포함하는 디스플레이 | |
| CN113691234A (zh) | 高带宽连续时间线性均衡电路 | |
| CN110719080B (zh) | 放大电路及使用其的接收电路、半导体装置和半导体系统 | |
| CN102480271B (zh) | 配置有偏移消除环路的连续时间电路及其偏移消除的方法 | |
| US8446201B2 (en) | High speed rail to rail phase splitter for providing a symmetrical differential output signal having low skew | |
| CN101860345A (zh) | 连续时间式有限脉冲响应滤波器 | |
| US7271659B2 (en) | High speed amplifier incorporating pre-emphasis | |
| Yilmazer et al. | Design and comparison of high bandwidth limiting amplifier topologies | |
| Maundy et al. | A practical near constant bandwidth amplifier | |
| KR20200100347A (ko) | 증폭기, 이를 포함하는 수신 회로, 반도체 장치 및 반도체 시스템 | |
| CN118522326A (zh) | 连续时间线性均衡器电路、存储器装置及输入缓冲电路 | |
| US9698760B1 (en) | Continuous-time analog delay device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140917 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20140917 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20150421 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20150427 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20150715 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20151222 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20160311 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20160818 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20161108 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20170209 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20170306 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6106358 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |