JP5742657B2 - 炭化珪素半導体装置およびその製造方法 - Google Patents
炭化珪素半導体装置およびその製造方法 Download PDFInfo
- Publication number
- JP5742657B2 JP5742657B2 JP2011230447A JP2011230447A JP5742657B2 JP 5742657 B2 JP5742657 B2 JP 5742657B2 JP 2011230447 A JP2011230447 A JP 2011230447A JP 2011230447 A JP2011230447 A JP 2011230447A JP 5742657 B2 JP5742657 B2 JP 5742657B2
- Authority
- JP
- Japan
- Prior art keywords
- silicon carbide
- region
- semiconductor device
- carbide substrate
- element region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
- H10D12/032—Manufacture or treatment of IGBTs of vertical IGBTs
- H10D12/038—Manufacture or treatment of IGBTs of vertical IGBTs having a recessed gate, e.g. trench-gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/104—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices having particular shapes of the bodies at or near reverse-biased junctions, e.g. having bevels or moats
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/40—Crystalline structures
- H10D62/405—Orientations of crystalline planes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/112—Constructional design considerations for preventing surface leakage or controlling electric field concentration for preventing surface leakage due to surface inversion layers, e.g. by using channel stoppers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Plasma & Fusion (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
Description
図2に示すように、炭化珪素基板SBは、炭化珪素からなる単結晶基板1と、単結晶基板1の主表面MS上にエピタキシャルに形成された炭化珪素層とを有する。
図3に示すように、六方晶系の単結晶構造を有する炭化珪素から作られ、厚さ方向において互いに反対の側である表側および裏側を有する炭化珪素基板SBが準備される。具体的には、以下のとおりである。
次に図6に示すように、コンタクト領域5と、電界緩和領域7と、JTE領域21と、ガードリング領域22と、フィールドストップ領域23とが形成される。これらの形成は、マスクを用いることによる選択的なイオン注入によって行うことができる。
本実施の形態によれば、炭化珪素基板SBの表面のうちソース電極12およびドレイン電極14の間の部分に側壁STと底面BTとが、熱エッチングにより設けられる。よって炭化珪素基板SBの表面を経路とする、ソース電極12とドレイン電極14との間のリーク電流は、側面STおよび底面BTを通る。熱エッチングを用いることで、側壁STの面方位を{0−33−8}または{0−11−4}とし、また底面BTの面方位を{000−1}とすることができる。これにより側壁STおよび底面BTの各々と絶縁膜8Tとの界面における界面準位密度が低くなる。よって界面準位の存在に起因した電流の生成が抑制されるので、ソース電極12およびドレイン電極14の電極の間におけるリーク電流を抑制することができる。
Claims (10)
- 平面視において、半導体素子が設けられている素子領域と、前記素子領域を取り囲んでいる終端領域とを有する炭化珪素半導体装置の製造方法であって、
六方晶系の単結晶構造を有する炭化珪素から作られ、厚さ方向において互いに反対の側である第1の側および第2の側を有する炭化珪素基板を準備する工程と、
前記終端領域において前記炭化珪素基板に、前記素子領域を取り囲みかつ面方位{0−33−8}および{0−11−4}のいずれかを有する側壁と、前記素子領域および前記側壁を含む領域を取り囲みかつ面方位{000−1}を有する底面とが形成されるように、前記炭化珪素基板の前記第1の側において熱エッチングを行う工程と、
前記側壁および前記底面の上に絶縁膜を形成する工程と、
前記素子領域において前記炭化珪素基板の前記第1の側の上に第1の電極を形成する工程と、
前記炭化珪素基板の前記第2の側の上に第2の電極を形成する工程とを備える、炭化珪素半導体装置の製造方法。 - 前記熱エッチングを行う工程は、前記素子領域において前記炭化珪素基板に、面方位{0−33−8}および{0−11−4}のいずれかを有するチャネル面を形成する工程を含む、請求項1に記載の炭化珪素半導体装置の製造方法。
- 前記チャネル面を形成する工程は、前記チャネル面を含む内壁が設けられたトレンチを形成することによって行われる、請求項2に記載の炭化珪素半導体装置の製造方法。
- 前記熱エッチングを行う工程は、ハロゲン元素を含有するプロセスガスを用いて行われる、請求項1〜3のいずれか1項に記載の炭化珪素半導体装置の製造方法。
- 前記ハロゲン元素は塩素である、請求項4に記載の炭化珪素半導体装置の製造方法。
- 前記プロセスガスは、四フッ化炭素および六フッ化硫黄の少なくともいずれかを含有する、請求項4または5に記載の炭化珪素半導体装置の製造方法。
- 前記プロセスガスは酸素ガスを含有する、請求項4〜6のいずれか1項に記載の炭化珪素半導体装置の製造方法。
- 平面視において、半導体素子が設けられている素子領域と、前記素子領域を取り囲んでいる終端領域とを有する炭化珪素半導体装置であって、
六方晶系の単結晶構造を有する炭化珪素から作られ、厚さ方向において互いに反対の側である第1の側および第2の側を有する炭化珪素基板を備え、前記炭化珪素基板の前記第1の側には、前記終端領域において前記素子領域を取り囲みかつ面方位{0−33−8}および{0−11−4}のいずれかを有する側壁と、前記側壁を取り囲みかつ面方位{000−1}を有する底面とが設けられており、さらに
前記側壁および前記底面の上に設けられた絶縁膜と、
前記素子領域において前記炭化珪素基板の前記第1の側の上に設けられた第1の電極と、
前記炭化珪素基板の前記第2の側の上に設けられた第2の電極とを備える、炭化珪素半導体装置。 - 前記素子領域において前記炭化珪素基板の前記第1の側には、面方位{0−33−8}および{0−11−4}のいずれかを有するチャネル面が設けられている、請求項8に記載の炭化珪素半導体装置。
- 前記チャネル面は、前記素子領域において前記炭化珪素基板の前記第1の側に設けられたトレンチの内壁の一部である、請求項9に記載の炭化珪素半導体装置。
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011230447A JP5742657B2 (ja) | 2011-10-20 | 2011-10-20 | 炭化珪素半導体装置およびその製造方法 |
| CN201280043216.5A CN103782391B (zh) | 2011-10-20 | 2012-09-12 | 碳化硅半导体器件及其制造方法 |
| EP12841109.7A EP2770537B1 (en) | 2011-10-20 | 2012-09-12 | Silicon carbide semiconductor device and method for manufacturing same |
| PCT/JP2012/073285 WO2013058037A1 (ja) | 2011-10-20 | 2012-09-12 | 炭化珪素半導体装置およびその製造方法 |
| US13/653,747 US8686438B2 (en) | 2011-10-20 | 2012-10-17 | Silicon carbide semiconductor device and method for manufacturing same |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011230447A JP5742657B2 (ja) | 2011-10-20 | 2011-10-20 | 炭化珪素半導体装置およびその製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2013089836A JP2013089836A (ja) | 2013-05-13 |
| JP5742657B2 true JP5742657B2 (ja) | 2015-07-01 |
Family
ID=48135255
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2011230447A Active JP5742657B2 (ja) | 2011-10-20 | 2011-10-20 | 炭化珪素半導体装置およびその製造方法 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US8686438B2 (ja) |
| EP (1) | EP2770537B1 (ja) |
| JP (1) | JP5742657B2 (ja) |
| CN (1) | CN103782391B (ja) |
| WO (1) | WO2013058037A1 (ja) |
Families Citing this family (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5742657B2 (ja) * | 2011-10-20 | 2015-07-01 | 住友電気工業株式会社 | 炭化珪素半導体装置およびその製造方法 |
| TWI527215B (zh) * | 2012-11-26 | 2016-03-21 | 江啟文 | 具有台面式界面終止延伸結構之半導體裝置及其製造方法 |
| JP6135364B2 (ja) * | 2013-07-26 | 2017-05-31 | 住友電気工業株式会社 | 炭化珪素半導体装置およびその製造方法 |
| DE112014003489B4 (de) * | 2013-08-01 | 2025-03-06 | Mitsubishi Electric Corporation | Siliciumcarbid-Halbleitervorrichtung und Verfahren zum Herstellen derselben |
| JPWO2015060441A1 (ja) * | 2013-10-24 | 2017-03-09 | ローム株式会社 | 半導体装置および半導体パッケージ |
| KR20150078449A (ko) | 2013-12-30 | 2015-07-08 | 현대자동차주식회사 | 반도체 소자 및 그 제조 방법 |
| JP6231422B2 (ja) * | 2014-04-09 | 2017-11-15 | トヨタ自動車株式会社 | 半導体装置 |
| CN105932046B (zh) * | 2016-06-01 | 2019-03-01 | 清华大学 | 面向碳化硅高压大功率器件的边缘结终端结构 |
| DE112017003653B4 (de) * | 2016-07-20 | 2024-11-21 | Mitsubishi Electric Corporation | Siliciumcarbid-halbleitereinheit und verfahren zur herstellung derselben |
| DE112017007186B4 (de) * | 2017-03-07 | 2024-06-27 | Mitsubishi Electric Corporation | Halbleitereinheit und leistungswandler |
| JP7139596B2 (ja) * | 2017-12-06 | 2022-09-21 | 富士電機株式会社 | 半導体装置及びその製造方法 |
| DE212019000104U1 (de) * | 2018-08-07 | 2020-02-19 | Rohm Co., Ltd. | SiC-Halbleitervorrichtung |
| US11158703B2 (en) * | 2019-06-05 | 2021-10-26 | Microchip Technology Inc. | Space efficient high-voltage termination and process for fabricating same |
| DE102019216138A1 (de) * | 2019-10-21 | 2021-04-22 | Robert Bosch Gmbh | Vertikaler feldeffekttransistor und verfahren zum ausbilden desselben |
| JP7395972B2 (ja) * | 2019-11-11 | 2023-12-12 | 住友電気工業株式会社 | 炭化珪素半導体装置 |
| JP2021082713A (ja) * | 2019-11-19 | 2021-05-27 | トヨタ自動車株式会社 | 半導体装置 |
| CN113658869B (zh) * | 2021-08-16 | 2023-07-25 | 成都京东方光电科技有限公司 | 薄膜晶体管及其制作方法、显示器件 |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH09172187A (ja) * | 1995-12-19 | 1997-06-30 | Hitachi Ltd | 接合型電界効果半導体装置およびその製造方法 |
| JP4164892B2 (ja) * | 1997-06-30 | 2008-10-15 | 株式会社デンソー | 半導体装置及びその製造方法 |
| US6054752A (en) * | 1997-06-30 | 2000-04-25 | Denso Corporation | Semiconductor device |
| JP4185215B2 (ja) * | 1999-05-07 | 2008-11-26 | 弘之 松波 | SiCウエハ、SiC半導体デバイス、および、SiCウエハの製造方法 |
| WO2001018286A1 (en) * | 1999-09-06 | 2001-03-15 | Sixon Inc. | Sic SINGLE CRYSTAL AND METHOD FOR GROWING THE SAME |
| EP1215730B9 (en) | 1999-09-07 | 2007-08-01 | Sixon Inc. | SiC WAFER, SiC SEMICONDUCTOR DEVICE AND PRODUCTION METHOD OF SiC WAFER |
| JP4011848B2 (ja) * | 2000-12-12 | 2007-11-21 | 関西電力株式会社 | 高耐電圧半導体装置 |
| JP5017768B2 (ja) * | 2004-05-31 | 2012-09-05 | 富士電機株式会社 | 炭化珪素半導体素子 |
| US20060214268A1 (en) * | 2005-03-25 | 2006-09-28 | Shindengen Electric Manufacturing Co., Ltd. | SiC semiconductor device |
| JP5017823B2 (ja) * | 2005-09-12 | 2012-09-05 | 富士電機株式会社 | 半導体素子の製造方法 |
| JP5100329B2 (ja) * | 2007-11-22 | 2012-12-19 | 三菱電機株式会社 | 半導体装置 |
| EP2091083A3 (en) | 2008-02-13 | 2009-10-14 | Denso Corporation | Silicon carbide semiconductor device including a deep layer |
| JP2010147222A (ja) | 2008-12-18 | 2010-07-01 | Denso Corp | 炭化珪素半導体装置およびその製造方法 |
| JP2012017798A (ja) * | 2010-07-07 | 2012-01-26 | Aisin Seiki Co Ltd | リリーフ圧変更機能付きリリーフバルブ |
| JP5742657B2 (ja) * | 2011-10-20 | 2015-07-01 | 住友電気工業株式会社 | 炭化珪素半導体装置およびその製造方法 |
-
2011
- 2011-10-20 JP JP2011230447A patent/JP5742657B2/ja active Active
-
2012
- 2012-09-12 EP EP12841109.7A patent/EP2770537B1/en active Active
- 2012-09-12 WO PCT/JP2012/073285 patent/WO2013058037A1/ja not_active Ceased
- 2012-09-12 CN CN201280043216.5A patent/CN103782391B/zh active Active
- 2012-10-17 US US13/653,747 patent/US8686438B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| US8686438B2 (en) | 2014-04-01 |
| JP2013089836A (ja) | 2013-05-13 |
| WO2013058037A1 (ja) | 2013-04-25 |
| EP2770537B1 (en) | 2020-12-09 |
| CN103782391A (zh) | 2014-05-07 |
| EP2770537A4 (en) | 2015-08-26 |
| EP2770537A1 (en) | 2014-08-27 |
| CN103782391B (zh) | 2016-08-31 |
| US20130099251A1 (en) | 2013-04-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5742657B2 (ja) | 炭化珪素半導体装置およびその製造方法 | |
| JP5668576B2 (ja) | 炭化珪素半導体装置 | |
| JP5699878B2 (ja) | 炭化珪素半導体装置およびその製造方法 | |
| JP6135364B2 (ja) | 炭化珪素半導体装置およびその製造方法 | |
| JP7156314B2 (ja) | 炭化珪素半導体装置 | |
| US8999854B2 (en) | Method for manufacturing silicon carbide semiconductor device | |
| JP2015032665A (ja) | ワイドバンドギャップ半導体装置 | |
| US20130075759A1 (en) | Silicon carbide semiconductor device | |
| KR20140049986A (ko) | 반도체 장치의 제조 방법 | |
| EP2947694B1 (en) | Silicon carbide semiconductor device | |
| JP6256075B2 (ja) | 炭化珪素半導体装置 | |
| JPWO2018096722A1 (ja) | 半導体装置 | |
| JP7652193B2 (ja) | 炭化珪素半導体装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20140523 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20150407 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20150420 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5742657 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |