JP3896204B2 - 直列的に提供されるデータストリームのためのレジスタ格納先を選択する方法 - Google Patents
直列的に提供されるデータストリームのためのレジスタ格納先を選択する方法 Download PDFInfo
- Publication number
- JP3896204B2 JP3896204B2 JP33805497A JP33805497A JP3896204B2 JP 3896204 B2 JP3896204 B2 JP 3896204B2 JP 33805497 A JP33805497 A JP 33805497A JP 33805497 A JP33805497 A JP 33805497A JP 3896204 B2 JP3896204 B2 JP 3896204B2
- Authority
- JP
- Japan
- Prior art keywords
- register
- registers
- data
- serial
- data stream
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/76—Architectures of general purpose stored program computers
- G06F15/80—Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors
- G06F15/8053—Vector processors
- G06F15/8076—Details on data register access
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M9/00—Parallel/series conversion or vice versa
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System (AREA)
- Dram (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
- Communication Control (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/757,606 | 1996-11-29 | ||
| US08/757,606 US5941974A (en) | 1996-11-29 | 1996-11-29 | Serial interface with register selection which uses clock counting, chip select pulsing, and no address bits |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JPH10198597A JPH10198597A (ja) | 1998-07-31 |
| JPH10198597A5 JPH10198597A5 (enExample) | 2005-07-14 |
| JP3896204B2 true JP3896204B2 (ja) | 2007-03-22 |
Family
ID=25048498
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP33805497A Expired - Fee Related JP3896204B2 (ja) | 1996-11-29 | 1997-11-21 | 直列的に提供されるデータストリームのためのレジスタ格納先を選択する方法 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US5941974A (enExample) |
| JP (1) | JP3896204B2 (enExample) |
| KR (1) | KR100484330B1 (enExample) |
Families Citing this family (56)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6351139B1 (en) * | 2000-04-01 | 2002-02-26 | Cypress Semiconductor Corp. | Configuration bit read/write data shift register |
| JP2002140030A (ja) * | 2000-10-31 | 2002-05-17 | Seiko Epson Corp | カラー表示方法及びそれを用いる半導体集積回路 |
| US20030154221A1 (en) * | 2002-02-13 | 2003-08-14 | Sun Microsystems, Inc. | System and method for accessing file system entities |
| DE102004025899B4 (de) * | 2004-05-27 | 2010-06-10 | Qimonda Ag | Verfahren zum Aktivieren und Deaktivieren von elektronischen Schaltungseinheiten und Schaltungsanordnung zur Durchführung des Verfahrens |
| US7514964B2 (en) * | 2005-03-18 | 2009-04-07 | California Institute Of Technology | Universal programmable logic gate and routing method |
| US20070076502A1 (en) * | 2005-09-30 | 2007-04-05 | Pyeon Hong B | Daisy chain cascading devices |
| US7652922B2 (en) * | 2005-09-30 | 2010-01-26 | Mosaid Technologies Incorporated | Multiple independent serial link memory |
| US11948629B2 (en) | 2005-09-30 | 2024-04-02 | Mosaid Technologies Incorporated | Non-volatile memory device with concurrent bank operations |
| US7747833B2 (en) * | 2005-09-30 | 2010-06-29 | Mosaid Technologies Incorporated | Independent link and bank selection |
| KR101293365B1 (ko) | 2005-09-30 | 2013-08-05 | 모사이드 테크놀로지스 인코퍼레이티드 | 출력 제어 메모리 |
| US20070165457A1 (en) * | 2005-09-30 | 2007-07-19 | Jin-Ki Kim | Nonvolatile memory system |
| JP5073935B2 (ja) * | 2005-10-06 | 2012-11-14 | オンセミコンダクター・トレーディング・リミテッド | シリアルデータ入力システム |
| US8364861B2 (en) * | 2006-03-28 | 2013-01-29 | Mosaid Technologies Incorporated | Asynchronous ID generation |
| US8069328B2 (en) * | 2006-03-28 | 2011-11-29 | Mosaid Technologies Incorporated | Daisy chain cascade configuration recognition technique |
| US8335868B2 (en) * | 2006-03-28 | 2012-12-18 | Mosaid Technologies Incorporated | Apparatus and method for establishing device identifiers for serially interconnected devices |
| US7551492B2 (en) * | 2006-03-29 | 2009-06-23 | Mosaid Technologies, Inc. | Non-volatile semiconductor memory with page erase |
| JP5214587B2 (ja) * | 2006-03-31 | 2013-06-19 | モスエイド テクノロジーズ インコーポレイテッド | フラッシュメモリシステムコントロールスキーム |
| KR100800383B1 (ko) * | 2006-08-18 | 2008-02-01 | 삼성전자주식회사 | 시프트 레지스터 및 시프트 레지스터에 전기적 퓨즈를적용하는 방법 |
| US7904639B2 (en) * | 2006-08-22 | 2011-03-08 | Mosaid Technologies Incorporated | Modular command structure for memory and memory system |
| EP2487794A3 (en) * | 2006-08-22 | 2013-02-13 | Mosaid Technologies Incorporated | Modular command structure for memory and memory system |
| US8700818B2 (en) * | 2006-09-29 | 2014-04-15 | Mosaid Technologies Incorporated | Packet based ID generation for serially interconnected devices |
| US7817470B2 (en) | 2006-11-27 | 2010-10-19 | Mosaid Technologies Incorporated | Non-volatile memory serial core architecture |
| US8010709B2 (en) * | 2006-12-06 | 2011-08-30 | Mosaid Technologies Incorporated | Apparatus and method for producing device identifiers for serially interconnected devices of mixed type |
| US7853727B2 (en) * | 2006-12-06 | 2010-12-14 | Mosaid Technologies Incorporated | Apparatus and method for producing identifiers regardless of mixed device type in a serial interconnection |
| US8271758B2 (en) | 2006-12-06 | 2012-09-18 | Mosaid Technologies Incorporated | Apparatus and method for producing IDS for interconnected devices of mixed type |
| US7818464B2 (en) * | 2006-12-06 | 2010-10-19 | Mosaid Technologies Incorporated | Apparatus and method for capturing serial input data |
| US8331361B2 (en) * | 2006-12-06 | 2012-12-11 | Mosaid Technologies Incorporated | Apparatus and method for producing device identifiers for serially interconnected devices of mixed type |
| US7529149B2 (en) * | 2006-12-12 | 2009-05-05 | Mosaid Technologies Incorporated | Memory system and method with serial and parallel modes |
| US8984249B2 (en) * | 2006-12-20 | 2015-03-17 | Novachips Canada Inc. | ID generation apparatus and method for serially interconnected devices |
| US8010710B2 (en) * | 2007-02-13 | 2011-08-30 | Mosaid Technologies Incorporated | Apparatus and method for identifying device type of serially interconnected devices |
| US20080201588A1 (en) * | 2007-02-16 | 2008-08-21 | Mosaid Technologies Incorporated | Semiconductor device and method for reducing power consumption in a system having interconnected devices |
| US8122202B2 (en) | 2007-02-16 | 2012-02-21 | Peter Gillingham | Reduced pin count interface |
| US8086785B2 (en) | 2007-02-22 | 2011-12-27 | Mosaid Technologies Incorporated | System and method of page buffer operation for memory devices |
| US7796462B2 (en) | 2007-02-22 | 2010-09-14 | Mosaid Technologies Incorporated | Data flow control in multiple independent port |
| US8046527B2 (en) * | 2007-02-22 | 2011-10-25 | Mosaid Technologies Incorporated | Apparatus and method for using a page buffer of a memory device as a temporary cache |
| US7913128B2 (en) * | 2007-11-23 | 2011-03-22 | Mosaid Technologies Incorporated | Data channel test apparatus and method thereof |
| US8825939B2 (en) * | 2007-12-12 | 2014-09-02 | Conversant Intellectual Property Management Inc. | Semiconductor memory device suitable for interconnection in a ring topology |
| US7983099B2 (en) | 2007-12-20 | 2011-07-19 | Mosaid Technologies Incorporated | Dual function compatible non-volatile memory device |
| US7940572B2 (en) * | 2008-01-07 | 2011-05-10 | Mosaid Technologies Incorporated | NAND flash memory having multiple cell substrates |
| US8594110B2 (en) * | 2008-01-11 | 2013-11-26 | Mosaid Technologies Incorporated | Ring-of-clusters network topologies |
| US8139390B2 (en) * | 2008-07-08 | 2012-03-20 | Mosaid Technologies Incorporated | Mixed data rates in memory devices and systems |
| US7957173B2 (en) * | 2008-10-14 | 2011-06-07 | Mosaid Technologies Incorporated | Composite memory having a bridging device for connecting discrete memory devices to a system |
| US8134852B2 (en) | 2008-10-14 | 2012-03-13 | Mosaid Technologies Incorporated | Bridge device architecture for connecting discrete memory devices to a system |
| US8549209B2 (en) * | 2008-11-04 | 2013-10-01 | Mosaid Technologies Incorporated | Bridging device having a configurable virtual page size |
| US20100115172A1 (en) * | 2008-11-04 | 2010-05-06 | Mosaid Technologies Incorporated | Bridge device having a virtual page buffer |
| JP2010271091A (ja) | 2009-05-20 | 2010-12-02 | Seiko Epson Corp | 周波数測定装置 |
| JP5517033B2 (ja) | 2009-05-22 | 2014-06-11 | セイコーエプソン株式会社 | 周波数測定装置 |
| JP5440999B2 (ja) | 2009-05-22 | 2014-03-12 | セイコーエプソン株式会社 | 周波数測定装置 |
| US8521980B2 (en) * | 2009-07-16 | 2013-08-27 | Mosaid Technologies Incorporated | Simultaneous read and write data transfer |
| JP5582447B2 (ja) * | 2009-08-27 | 2014-09-03 | セイコーエプソン株式会社 | 電気回路、同電気回路を備えたセンサーシステム、及び同電気回路を備えたセンサーデバイス |
| JP5815918B2 (ja) | 2009-10-06 | 2015-11-17 | セイコーエプソン株式会社 | 周波数測定方法、周波数測定装置及び周波数測定装置を備えた装置 |
| JP5876975B2 (ja) | 2009-10-08 | 2016-03-02 | セイコーエプソン株式会社 | 周波数測定装置及び周波数測定装置における変速分周信号の生成方法 |
| US8582382B2 (en) * | 2010-03-23 | 2013-11-12 | Mosaid Technologies Incorporated | Memory system having a plurality of serially connected devices |
| JP5883558B2 (ja) | 2010-08-31 | 2016-03-15 | セイコーエプソン株式会社 | 周波数測定装置及び電子機器 |
| US8825967B2 (en) | 2011-12-08 | 2014-09-02 | Conversant Intellectual Property Management Inc. | Independent write and read control in serially-connected devices |
| KR102225314B1 (ko) * | 2014-11-17 | 2021-03-10 | 에스케이하이닉스 주식회사 | 반도체 장치 및 동작 방법 |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR930007185B1 (ko) * | 1989-01-13 | 1993-07-31 | 가부시키가이샤 도시바 | 레지스터뱅크회로 |
| JPH0454652A (ja) * | 1990-06-25 | 1992-02-21 | Nec Corp | マイクロコンピュータ |
| US5157342A (en) * | 1991-08-30 | 1992-10-20 | The United States Of America As Represented By The Secretary Of The Navy | Precision digital phase lock loop circuit |
| US5530911A (en) * | 1994-07-15 | 1996-06-25 | Motorola, Inc. | Method and apparatus for battery drain reduction by adjusting for dynamic changes of receiver warm-up time |
-
1996
- 1996-11-29 US US08/757,606 patent/US5941974A/en not_active Expired - Lifetime
-
1997
- 1997-11-21 JP JP33805497A patent/JP3896204B2/ja not_active Expired - Fee Related
- 1997-11-29 KR KR1019970065763A patent/KR100484330B1/ko not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| JPH10198597A (ja) | 1998-07-31 |
| KR100484330B1 (ko) | 2005-08-25 |
| KR19980042949A (ko) | 1998-08-17 |
| US5941974A (en) | 1999-08-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP3896204B2 (ja) | 直列的に提供されるデータストリームのためのレジスタ格納先を選択する方法 | |
| US5754833A (en) | Method and apparatus for providing synchronous data transmission between digital devices operating at frequencies having a P/Q integer ratio | |
| US5448715A (en) | Dual clock domain interface between CPU and memory bus | |
| US20070139085A1 (en) | Fast buffer pointer across clock domains | |
| US5900757A (en) | Clock stopping schemes for data buffer | |
| JP4634803B2 (ja) | データ取得の方法と装置 | |
| US10439618B2 (en) | By odd integer digital frequency divider circuit and method | |
| US7574638B2 (en) | Semiconductor device tested using minimum pins and methods of testing the same | |
| US6956793B2 (en) | Phase clock selector for generating a non-integer frequency division | |
| KR0174266B1 (ko) | 반도체기억장치 | |
| FI78802B (fi) | Kopplingsarrangemang foer kodning och avkodning av informationssignaler. | |
| CN100585852C (zh) | 使用最少引脚而被测试的半导体器件、以及测试其的方法 | |
| US20050055489A1 (en) | Bridge circuit for use in retiming in a semiconductor integrated circuit | |
| US8284880B2 (en) | Clock data recovery circuit and method for operating the same | |
| US7392406B2 (en) | Circuit and method for generating clock signals for clocking digital signal processor and memory | |
| EP1006435A1 (en) | A memory operated in a modified ping-pong mode | |
| US5916311A (en) | Bus controller and information processing device providing reduced idle cycle time during synchronization | |
| JP3701100B2 (ja) | クロック生成回路及びクロック生成方法 | |
| JP2003216268A (ja) | クロック選択回路およびクロック選択方法 | |
| US4680485A (en) | Quad-state control signal input circuit | |
| JP4678471B2 (ja) | 均衡が取れたデュアルエッジでトリガーされたデータビットシフトの回路および方法 | |
| KR100703584B1 (ko) | 조정형 이중-에지 트리거식 데이터 비트 시프팅 회로 및 방법 | |
| US20040199672A1 (en) | System and method for high speed handshaking | |
| US6195757B1 (en) | Method for supporting 1½ cycle data paths via PLL based clock system | |
| JPH05258599A (ja) | 半導体記憶装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20041117 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20041117 |
|
| A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20041217 |
|
| RD02 | Notification of acceptance of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7422 Effective date: 20050722 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20061130 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20061212 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20061218 |
|
| R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20091222 Year of fee payment: 3 |
|
| RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: R3D03 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20101222 Year of fee payment: 4 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20111222 Year of fee payment: 5 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121222 Year of fee payment: 6 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121222 Year of fee payment: 6 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20131222 Year of fee payment: 7 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |