JP3191720B2 - マルチプレクサ - Google Patents
マルチプレクサInfo
- Publication number
- JP3191720B2 JP3191720B2 JP11032697A JP11032697A JP3191720B2 JP 3191720 B2 JP3191720 B2 JP 3191720B2 JP 11032697 A JP11032697 A JP 11032697A JP 11032697 A JP11032697 A JP 11032697A JP 3191720 B2 JP3191720 B2 JP 3191720B2
- Authority
- JP
- Japan
- Prior art keywords
- node
- terminal
- mos transistor
- type mos
- power supply
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/693—Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M9/00—Parallel/series conversion or vice versa
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/002—Switching arrangements with several input- or output terminals
- H03K17/005—Switching arrangements with several input- or output terminals with several inputs only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0008—Arrangements for reducing power consumption
- H03K19/0013—Arrangements for reducing power consumption in field effect transistor circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
- Dram (AREA)
- Electronic Switches (AREA)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11032697A JP3191720B2 (ja) | 1997-04-11 | 1997-04-11 | マルチプレクサ |
KR1019980012845A KR19980081308A (ko) | 1997-04-11 | 1998-04-10 | 멀티플렉서 |
US09/058,964 US6031410A (en) | 1997-04-11 | 1998-04-13 | Multiplexor composed of dynamic latches |
EP98106751A EP0871296A3 (fr) | 1997-04-11 | 1998-04-14 | Multiplexeur utilisant des circuits de verrouillage dynamiques |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11032697A JP3191720B2 (ja) | 1997-04-11 | 1997-04-11 | マルチプレクサ |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH10290149A JPH10290149A (ja) | 1998-10-27 |
JP3191720B2 true JP3191720B2 (ja) | 2001-07-23 |
Family
ID=14532903
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP11032697A Expired - Fee Related JP3191720B2 (ja) | 1997-04-11 | 1997-04-11 | マルチプレクサ |
Country Status (4)
Country | Link |
---|---|
US (1) | US6031410A (fr) |
EP (1) | EP0871296A3 (fr) |
JP (1) | JP3191720B2 (fr) |
KR (1) | KR19980081308A (fr) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4145984B2 (ja) * | 1998-03-17 | 2008-09-03 | 株式会社東芝 | 半導体記憶装置 |
US6300809B1 (en) * | 2000-07-14 | 2001-10-09 | International Business Machines Corporation | Double-edge-triggered flip-flop providing two data transitions per clock cycle |
US6614371B2 (en) * | 2001-07-19 | 2003-09-02 | Broadcom Corporation | Synchronous data serialization circuit |
JP6127807B2 (ja) * | 2013-07-26 | 2017-05-17 | 富士通株式会社 | 送信回路、通信システム及び通信方法 |
US9531570B2 (en) * | 2014-05-27 | 2016-12-27 | Samsung Display Co., Ltd | CML quarter-rate predictive feedback equalizer architecture |
CN114124052A (zh) * | 2020-08-28 | 2022-03-01 | 深圳市中兴微电子技术有限公司 | 开关驱动器和包括开关驱动器的dac系统 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4439690A (en) * | 1982-04-26 | 1984-03-27 | International Business Machines Corporation | Three-gate hazard-free polarity hold latch |
US4629909A (en) * | 1984-10-19 | 1986-12-16 | American Microsystems, Inc. | Flip-flop for storing data on both leading and trailing edges of clock signal |
JPS61263313A (ja) * | 1985-05-17 | 1986-11-21 | Matsushita Electric Ind Co Ltd | セレクタ付ラツチ回路 |
US5179295A (en) * | 1992-03-20 | 1993-01-12 | Vlsi Technology, Inc. | Dual edge-triggered digital storage element and method therefor |
US5254888A (en) * | 1992-03-27 | 1993-10-19 | Picopower Technology Inc. | Switchable clock circuit for microprocessors to thereby save power |
JPH0645879A (ja) * | 1992-07-23 | 1994-02-18 | Toshiba Corp | フリップフロップ |
JP3557640B2 (ja) * | 1993-12-14 | 2004-08-25 | ソニー株式会社 | 同期回路 |
GB9417591D0 (en) * | 1994-09-01 | 1994-10-19 | Inmos Ltd | Scan testable double edge triggered scan cell |
US5426380A (en) * | 1994-09-30 | 1995-06-20 | Sun Microsystems, Inc. | High speed processing flip-flop |
JPH08147143A (ja) * | 1994-11-21 | 1996-06-07 | Mitsubishi Electric Corp | 半導体集積回路 |
US5576651A (en) * | 1995-05-22 | 1996-11-19 | International Business Machines Corporation | Static/dynamic flip-flop |
-
1997
- 1997-04-11 JP JP11032697A patent/JP3191720B2/ja not_active Expired - Fee Related
-
1998
- 1998-04-10 KR KR1019980012845A patent/KR19980081308A/ko not_active Application Discontinuation
- 1998-04-13 US US09/058,964 patent/US6031410A/en not_active Expired - Fee Related
- 1998-04-14 EP EP98106751A patent/EP0871296A3/fr not_active Withdrawn
Also Published As
Publication number | Publication date |
---|---|
US6031410A (en) | 2000-02-29 |
EP0871296A2 (fr) | 1998-10-14 |
EP0871296A3 (fr) | 1999-12-22 |
KR19980081308A (ko) | 1998-11-25 |
JPH10290149A (ja) | 1998-10-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
Vetuli et al. | Positive feedback in adiabatic logic | |
JP3653170B2 (ja) | ラッチ回路およびフリップフロップ回路 | |
JPH0693608B2 (ja) | Cmos d形フリツプフロツプ回路 | |
US5525916A (en) | All-N-logic high-speed single-phase dynamic CMOS logic | |
US4506167A (en) | High speed logic flip-flop latching arrangements including input and feedback pairs of transmission gates | |
JP3230655B2 (ja) | ダイナミック型ラッチ回路およびフリップフロップ回路 | |
US6100730A (en) | Prescaler system circuits | |
JP3987262B2 (ja) | レベルコンバータ回路 | |
JP3191720B2 (ja) | マルチプレクサ | |
US6970116B2 (en) | Multiplexer circuit for converting parallel data into serial data at high speed and synchronizing the serial data with a clock signal | |
JP2583521B2 (ja) | 半導体集積回路 | |
US6313673B1 (en) | Frequency-dividing circuit capable of generating frequency-divided signal having duty ratio of 50% | |
JP2004064557A (ja) | フリップフロップ回路およびシフトレジスタ | |
EP0328339B1 (fr) | Circuit diviseur de fréquence | |
US3928773A (en) | Logical circuit with field effect transistors | |
JP3151329B2 (ja) | データ出力回路 | |
US4856034A (en) | Semiconductor integrated circuit | |
US3925685A (en) | Time sharing information circuit | |
US6617882B2 (en) | Clocked half-rail differential logic | |
JP2541244B2 (ja) | クロック発生回路 | |
US6828826B1 (en) | Method for clock control of half-rail differential logic | |
JP3122343B2 (ja) | C−mosシフトレジスタ | |
JP2003023342A (ja) | チョッパ型コンパレータ | |
TW202240593A (zh) | 雙邊緣觸發的正反器電路與其移位暫存器 | |
Lin et al. | A low-power 3-phase half rail pass-gate differential logic |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20010424 |
|
LAPS | Cancellation because of no payment of annual fees |