JP2021125276A - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP2021125276A JP2021125276A JP2020016356A JP2020016356A JP2021125276A JP 2021125276 A JP2021125276 A JP 2021125276A JP 2020016356 A JP2020016356 A JP 2020016356A JP 2020016356 A JP2020016356 A JP 2020016356A JP 2021125276 A JP2021125276 A JP 2021125276A
- Authority
- JP
- Japan
- Prior art keywords
- address information
- column
- row
- circuit
- level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/10—Decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C29/18—Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C29/38—Response verification devices
- G11C29/42—Response verification devices using error correcting codes [ECC] or parity check
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/024—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/10—Test algorithms, e.g. memory scan [MScan] algorithms; Test patterns, e.g. checkerboard patterns
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/54—Arrangements for designing test circuits, e.g. design for test [DFT] tools
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/06—Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C2029/1202—Word line control
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C2029/1204—Bit line control
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/08—Word line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, for word lines
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2020016356A JP2021125276A (ja) | 2020-02-03 | 2020-02-03 | 半導体装置 |
| US17/158,301 US11568908B2 (en) | 2020-02-03 | 2021-01-26 | Semiconductor device for detecting failure in address decoder |
| CN202110144294.5A CN113284546A (zh) | 2020-02-03 | 2021-02-02 | 半导体装置 |
| EP21154726.0A EP3907738B1 (en) | 2020-02-03 | 2021-02-02 | Semiconductor memory with detection of address circuit failures |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2020016356A JP2021125276A (ja) | 2020-02-03 | 2020-02-03 | 半導体装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2021125276A true JP2021125276A (ja) | 2021-08-30 |
| JP2021125276A5 JP2021125276A5 (enExample) | 2022-07-28 |
Family
ID=74505068
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2020016356A Pending JP2021125276A (ja) | 2020-02-03 | 2020-02-03 | 半導体装置 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US11568908B2 (enExample) |
| EP (1) | EP3907738B1 (enExample) |
| JP (1) | JP2021125276A (enExample) |
| CN (1) | CN113284546A (enExample) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2024539920A (ja) * | 2021-11-22 | 2024-10-31 | シリコン ストーリッジ テクノロージー インコーポレイテッド | フラッシュメモリシステムにおけるアドレス障害検出 |
| JP2024541218A (ja) * | 2021-11-30 | 2024-11-08 | シリコン ストーリッジ テクノロージー インコーポレイテッド | メモリシステムにおけるアドレス障害検出を実行するための階層的romエンコーダシステム |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20230077016A (ko) * | 2021-11-24 | 2023-06-01 | 삼성디스플레이 주식회사 | 표시 장치 및 표시 장치의 데이터 보상 방법 |
| CN116206664B (zh) * | 2021-11-30 | 2025-08-12 | 硅存储技术股份有限公司 | 存储器系统中执行地址故障检测的分层rom编码器系统 |
| US12417798B2 (en) * | 2022-04-27 | 2025-09-16 | Invention And Collaboration Laboratory Pte. Ltd. | Semiconductor memory structure |
| US20250308578A1 (en) * | 2024-04-02 | 2025-10-02 | Nanya Technology Corporation | Data verification device and data verification method |
| US20250383947A1 (en) * | 2024-06-17 | 2025-12-18 | Advanced Micro Devices, Inc. | Per row activation counting error handling |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04341998A (ja) * | 1991-05-16 | 1992-11-27 | Nec Corp | メモリ回路 |
| JPH06201792A (ja) * | 1993-01-06 | 1994-07-22 | Nec Corp | テスト回路 |
| US20070002616A1 (en) * | 2005-06-15 | 2007-01-04 | Stmicroelectronics S.A. | Memory protected against attacks by error injection in memory cells selection signals |
| US20100107006A1 (en) * | 2006-12-07 | 2010-04-29 | Wolfgang Fey | Method and Semiconductor Memory With A Device For Detecting Addressing Errors |
| US20160027529A1 (en) * | 2014-07-23 | 2016-01-28 | Freescale Semiconductor, Inc. | Address Fault Detection Circuit |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4912710A (en) * | 1988-02-29 | 1990-03-27 | Harris Corporation | Self-checking random access memory |
| KR100915812B1 (ko) | 2007-08-14 | 2009-09-07 | 주식회사 하이닉스반도체 | 멀티 칼럼 디코더 스트레스 테스트 회로 |
| JP2016184189A (ja) | 2015-03-25 | 2016-10-20 | ルネサスエレクトロニクス株式会社 | 診断プログラム、診断方法および半導体装置 |
| US9824732B2 (en) * | 2015-08-03 | 2017-11-21 | Atmel Corporation | Memory system with encoding |
| US10141059B2 (en) * | 2016-11-30 | 2018-11-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Failure detection circuitry for address decoder for a data storage device |
| US10553300B2 (en) * | 2017-06-09 | 2020-02-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of detecting address decoding error and address decoder error detection system |
-
2020
- 2020-02-03 JP JP2020016356A patent/JP2021125276A/ja active Pending
-
2021
- 2021-01-26 US US17/158,301 patent/US11568908B2/en active Active
- 2021-02-02 CN CN202110144294.5A patent/CN113284546A/zh active Pending
- 2021-02-02 EP EP21154726.0A patent/EP3907738B1/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04341998A (ja) * | 1991-05-16 | 1992-11-27 | Nec Corp | メモリ回路 |
| JPH06201792A (ja) * | 1993-01-06 | 1994-07-22 | Nec Corp | テスト回路 |
| US20070002616A1 (en) * | 2005-06-15 | 2007-01-04 | Stmicroelectronics S.A. | Memory protected against attacks by error injection in memory cells selection signals |
| US20100107006A1 (en) * | 2006-12-07 | 2010-04-29 | Wolfgang Fey | Method and Semiconductor Memory With A Device For Detecting Addressing Errors |
| US20160027529A1 (en) * | 2014-07-23 | 2016-01-28 | Freescale Semiconductor, Inc. | Address Fault Detection Circuit |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2024539920A (ja) * | 2021-11-22 | 2024-10-31 | シリコン ストーリッジ テクノロージー インコーポレイテッド | フラッシュメモリシステムにおけるアドレス障害検出 |
| JP7778924B2 (ja) | 2021-11-22 | 2025-12-02 | シリコン ストーリッジ テクノロージー インコーポレイテッド | フラッシュメモリシステムにおけるアドレス障害検出 |
| JP2024541218A (ja) * | 2021-11-30 | 2024-11-08 | シリコン ストーリッジ テクノロージー インコーポレイテッド | メモリシステムにおけるアドレス障害検出を実行するための階層的romエンコーダシステム |
| JP7588764B2 (ja) | 2021-11-30 | 2024-11-22 | シリコン ストーリッジ テクノロージー インコーポレイテッド | メモリシステムにおけるアドレス障害検出を実行するための階層的romエンコーダシステム |
Also Published As
| Publication number | Publication date |
|---|---|
| CN113284546A (zh) | 2021-08-20 |
| EP3907738A1 (en) | 2021-11-10 |
| US11568908B2 (en) | 2023-01-31 |
| US20210241808A1 (en) | 2021-08-05 |
| EP3907738B1 (en) | 2024-11-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2021125276A (ja) | 半導体装置 | |
| JP5678151B1 (ja) | 不揮発性半導体記憶装置とその制御方法 | |
| CN107799155B (zh) | 包括列冗余的存储装置 | |
| CN102403039B (zh) | 半导体存储器件及其操作方法 | |
| JP5158755B2 (ja) | ナンドフラッシュメモリ装置とそのセル特性改善方法 | |
| US8179727B2 (en) | NAND flash memory devices and methods of LSB/MSB programming the same | |
| US20100195401A1 (en) | Method of programming nonvolatile memory device | |
| US7710791B2 (en) | Input circuit of a non-volatile semiconductor memory device | |
| TWI704561B (zh) | 針對資料儲存裝置位址解碼器的失效偵測電路及方法 | |
| US8897069B2 (en) | Semiconductor memory device and operating method thereof | |
| US20130088930A1 (en) | Nonvolatile memory device and method of operating the same | |
| CN112445643A (zh) | 使用ecc电路系统掩盖针对操作模式的写入操作的设备及方法 | |
| US10008246B2 (en) | Memory and reference circuit calibration method thereof | |
| US8751885B2 (en) | Repair control circuit and semiconductor integrated circuit using the same | |
| US20040233703A1 (en) | Flash memory device having column predecoder capable of selecting all column selection transistors and stress test method thereof | |
| CN1571070A (zh) | 只读存储器设备 | |
| KR102290032B1 (ko) | 컬럼 리던던시를 포함하는 메모리 장치 | |
| US9520202B1 (en) | Programming verification control circuit and method for control thereof | |
| US8391086B2 (en) | Mask-write apparatus for a SRAM cell | |
| CN1227388A (zh) | 半导体存储器 | |
| JP2008084499A (ja) | 半導体記憶装置 | |
| JP2007035163A (ja) | 不揮発性半導体記憶装置及び信号処理システム | |
| US20060279988A1 (en) | System and method for matching resistance in a non-volatile memory | |
| JP2013246855A (ja) | 半導体メモリ | |
| JP2013065378A (ja) | 不揮発性半導体記憶装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20220720 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20220720 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20230420 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20230606 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20231128 |