JP2011018427A - 半導体記憶装置 - Google Patents
半導体記憶装置 Download PDFInfo
- Publication number
- JP2011018427A JP2011018427A JP2009164242A JP2009164242A JP2011018427A JP 2011018427 A JP2011018427 A JP 2011018427A JP 2009164242 A JP2009164242 A JP 2009164242A JP 2009164242 A JP2009164242 A JP 2009164242A JP 2011018427 A JP2011018427 A JP 2011018427A
- Authority
- JP
- Japan
- Prior art keywords
- address
- command
- bank
- input signal
- refresh
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
- G11C11/40603—Arbitration, priority and concurrent access to memory cells for read/write or refresh operations
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2211/00—Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C2211/401—Indexing scheme relating to cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C2211/406—Refreshing of dynamic cells
- G11C2211/4061—Calibration or ate or cycle tuning
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009164242A JP2011018427A (ja) | 2009-07-10 | 2009-07-10 | 半導体記憶装置 |
| US12/801,860 US8520460B2 (en) | 2009-07-10 | 2010-06-29 | Semiconductor memory device and access method |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009164242A JP2011018427A (ja) | 2009-07-10 | 2009-07-10 | 半導体記憶装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2011018427A true JP2011018427A (ja) | 2011-01-27 |
| JP2011018427A5 JP2011018427A5 (enExample) | 2012-04-05 |
Family
ID=43427383
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009164242A Pending JP2011018427A (ja) | 2009-07-10 | 2009-07-10 | 半導体記憶装置 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8520460B2 (enExample) |
| JP (1) | JP2011018427A (enExample) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9761297B1 (en) * | 2016-12-30 | 2017-09-12 | Intel Corporation | Hidden refresh control in dynamic random access memory |
| KR102412609B1 (ko) * | 2017-11-03 | 2022-06-23 | 삼성전자주식회사 | 내부 커맨드에 따른 어드레스에 대한 저장 및 출력 제어를 수행하는 메모리 장치 및 그 동작방법 |
| WO2021041445A1 (en) | 2019-08-27 | 2021-03-04 | Rambus Inc. | Joint command dynamic random access memory (dram) apparatus and methods |
| US11538510B2 (en) | 2020-04-24 | 2022-12-27 | Micron Technology, Inc. | Methods of charging local input/output lines of memory devices, and related devices and systems |
| CN113689902B (zh) * | 2020-05-19 | 2023-09-01 | 长鑫存储技术有限公司 | 生成存储器地址数据的方法、计算机可读存储介质及设备 |
| US11120851B1 (en) * | 2020-07-12 | 2021-09-14 | Winbond Electronics Corp. | Memory apparatus and burst read and burst write method thereof |
| US11409674B2 (en) * | 2020-10-02 | 2022-08-09 | Micron Technology, Inc. | Memory with improved command/address bus utilization |
| US11468938B2 (en) * | 2020-11-12 | 2022-10-11 | Micron Technology, Inc. | Memory with programmable refresh order and stagger time |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002025254A (ja) * | 2000-06-30 | 2002-01-25 | Toshiba Corp | 半導体メモリ |
| JP2003016781A (ja) * | 2001-06-27 | 2003-01-17 | Samsung Electronics Co Ltd | メモリシステム、半導体メモリ装置及びそのリフレッシュ方法 |
| JP2006269029A (ja) * | 2005-03-25 | 2006-10-05 | Victor Co Of Japan Ltd | メモリ制御装置およびメモリ制御方法 |
| JP2007066382A (ja) * | 2005-08-30 | 2007-03-15 | Elpida Memory Inc | 半導体記憶装置およびバンク・リフレッシュ方法 |
| JP2007226934A (ja) * | 2006-02-23 | 2007-09-06 | Hynix Semiconductor Inc | 向上されたリフレッシュメカニズムを有するダイナミック半導体メモリ |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5386385A (en) * | 1994-01-31 | 1995-01-31 | Texas Instruments Inc. | Method and apparatus for preventing invalid operating modes and an application to synchronous memory devices |
| JP4614650B2 (ja) | 2003-11-13 | 2011-01-19 | ルネサスエレクトロニクス株式会社 | 半導体記憶装置 |
| JP2005222581A (ja) * | 2004-02-03 | 2005-08-18 | Renesas Technology Corp | 半導体記憶装置 |
| JP2006190404A (ja) | 2005-01-07 | 2006-07-20 | Seiko Epson Corp | 半導体メモリ装置 |
| JP5157207B2 (ja) * | 2007-03-16 | 2013-03-06 | 富士通セミコンダクター株式会社 | 半導体メモリ、メモリコントローラ、システムおよび半導体メモリの動作方法 |
-
2009
- 2009-07-10 JP JP2009164242A patent/JP2011018427A/ja active Pending
-
2010
- 2010-06-29 US US12/801,860 patent/US8520460B2/en not_active Expired - Fee Related
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002025254A (ja) * | 2000-06-30 | 2002-01-25 | Toshiba Corp | 半導体メモリ |
| JP2003016781A (ja) * | 2001-06-27 | 2003-01-17 | Samsung Electronics Co Ltd | メモリシステム、半導体メモリ装置及びそのリフレッシュ方法 |
| JP2006269029A (ja) * | 2005-03-25 | 2006-10-05 | Victor Co Of Japan Ltd | メモリ制御装置およびメモリ制御方法 |
| JP2007066382A (ja) * | 2005-08-30 | 2007-03-15 | Elpida Memory Inc | 半導体記憶装置およびバンク・リフレッシュ方法 |
| JP2007226934A (ja) * | 2006-02-23 | 2007-09-06 | Hynix Semiconductor Inc | 向上されたリフレッシュメカニズムを有するダイナミック半導体メモリ |
Also Published As
| Publication number | Publication date |
|---|---|
| US20110007593A1 (en) | 2011-01-13 |
| US8520460B2 (en) | 2013-08-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5228472B2 (ja) | 半導体メモリおよびシステム | |
| JP5234467B2 (ja) | 半導体メモリ装置 | |
| JP2011018427A (ja) | 半導体記憶装置 | |
| US20100332718A1 (en) | System and method for providing configurable latency and/or density in memory devices | |
| JP4041358B2 (ja) | 半導体メモリ | |
| US11404104B2 (en) | Semiconductor memory device capable of operating at high speed, low power environment by optimizing latency of read command and write command depending on various operation modes | |
| US8392671B2 (en) | Memory controller, system, and method for accessing semiconductor memory | |
| JP2009501399A (ja) | コマンド信号と動作状態に基づいてコマンドをデコードするためのシステムおよび方法 | |
| US12327583B2 (en) | Memory controller that transmits hammer addresses with different command protocols and memory system including the same | |
| JP2008210088A (ja) | メモリコントローラ、半導体メモリのアクセス制御方法およびシステム | |
| JP6468971B2 (ja) | 半導体メモリ、メモリシステム | |
| US8248866B2 (en) | Semiconductor storage device and its control method | |
| JP4588158B2 (ja) | 半導体集積回路 | |
| US20020136079A1 (en) | Semiconductor memory device and information processing system | |
| KR100359360B1 (ko) | 반도체 기억장치 | |
| US20110010494A1 (en) | Memory control circuit and memory control method | |
| JP2000331498A (ja) | 半導体記憶装置 | |
| CN103823762B (zh) | 存储器随机查表方法、装置和系统 | |
| JP5429335B2 (ja) | 半導体メモリおよびシステム | |
| JP2011159341A (ja) | メモリ制御回路 | |
| JP3563340B2 (ja) | メモリコントローラ | |
| JP2002184175A (ja) | Sdramのランダムアクセス装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120222 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20120222 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20130226 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20130405 |
|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130528 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20131114 |