JP2010199353A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2010199353A5 JP2010199353A5 JP2009043403A JP2009043403A JP2010199353A5 JP 2010199353 A5 JP2010199353 A5 JP 2010199353A5 JP 2009043403 A JP2009043403 A JP 2009043403A JP 2009043403 A JP2009043403 A JP 2009043403A JP 2010199353 A5 JP2010199353 A5 JP 2010199353A5
- Authority
- JP
- Japan
- Prior art keywords
- wafer
- insulating film
- bonded
- manufacturing
- etched
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 235000012431 wafers Nutrition 0.000 claims 28
- 238000004519 manufacturing process Methods 0.000 claims 6
- 238000005530 etching Methods 0.000 claims 4
- 239000007789 gas Substances 0.000 claims 4
- 238000000034 method Methods 0.000 claims 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims 3
- 239000013078 crystal Substances 0.000 claims 3
- 230000002093 peripheral effect Effects 0.000 claims 3
- 229910052710 silicon Inorganic materials 0.000 claims 3
- 239000010703 silicon Substances 0.000 claims 3
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 claims 2
- 238000010438 heat treatment Methods 0.000 claims 2
- 238000005468 ion implantation Methods 0.000 claims 2
- 239000007788 liquid Substances 0.000 claims 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 claims 1
- 239000007864 aqueous solution Substances 0.000 claims 1
- 230000032798 delamination Effects 0.000 claims 1
- 239000001257 hydrogen Substances 0.000 claims 1
- 229910052739 hydrogen Inorganic materials 0.000 claims 1
- 150000002500 ions Chemical class 0.000 claims 1
- 238000010030 laminating Methods 0.000 claims 1
- 150000004767 nitrides Chemical class 0.000 claims 1
- 238000000926 separation method Methods 0.000 claims 1
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009043403A JP5244650B2 (ja) | 2009-02-26 | 2009-02-26 | Soiウェーハの製造方法 |
| US13/145,275 US20110281420A1 (en) | 2009-02-26 | 2010-01-08 | Method for manufacturing soi wafer |
| EP10745896.0A EP2402983B1 (en) | 2009-02-26 | 2010-01-08 | Method for manufacturing soi wafer |
| KR1020117019761A KR20110116036A (ko) | 2009-02-26 | 2010-01-08 | Soi 웨이퍼의 제조 방법 |
| PCT/JP2010/000076 WO2010098007A1 (ja) | 2009-02-26 | 2010-01-08 | Soiウェーハの製造方法 |
| CN2010800086820A CN102326227A (zh) | 2009-02-26 | 2010-01-08 | Soi晶片的制造方法 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009043403A JP5244650B2 (ja) | 2009-02-26 | 2009-02-26 | Soiウェーハの製造方法 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2010199353A JP2010199353A (ja) | 2010-09-09 |
| JP2010199353A5 true JP2010199353A5 (enExample) | 2012-04-19 |
| JP5244650B2 JP5244650B2 (ja) | 2013-07-24 |
Family
ID=42665227
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009043403A Active JP5244650B2 (ja) | 2009-02-26 | 2009-02-26 | Soiウェーハの製造方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US20110281420A1 (enExample) |
| EP (1) | EP2402983B1 (enExample) |
| JP (1) | JP5244650B2 (enExample) |
| KR (1) | KR20110116036A (enExample) |
| CN (1) | CN102326227A (enExample) |
| WO (1) | WO2010098007A1 (enExample) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101981664B (zh) | 2008-03-31 | 2013-08-28 | Memc电子材料有限公司 | 蚀刻硅晶片边缘的方法 |
| CN102282647A (zh) | 2008-11-19 | 2011-12-14 | Memc电子材料有限公司 | 剥除半导体晶片边缘的方法和系统 |
| JP5477277B2 (ja) * | 2010-12-20 | 2014-04-23 | 信越半導体株式会社 | Soiウェーハの製造方法 |
| US8853054B2 (en) | 2012-03-06 | 2014-10-07 | Sunedison Semiconductor Limited | Method of manufacturing silicon-on-insulator wafers |
| JP5978764B2 (ja) * | 2012-05-24 | 2016-08-24 | 信越半導体株式会社 | Soiウェーハの製造方法 |
| JP5862521B2 (ja) * | 2012-09-03 | 2016-02-16 | 信越半導体株式会社 | Soiウェーハの製造方法 |
| JP6056516B2 (ja) * | 2013-02-01 | 2017-01-11 | 信越半導体株式会社 | Soiウェーハの製造方法及びsoiウェーハ |
| US9177967B2 (en) | 2013-12-24 | 2015-11-03 | Intel Corporation | Heterogeneous semiconductor material integration techniques |
| CN105280541A (zh) * | 2015-09-16 | 2016-01-27 | 中国电子科技集团公司第五十五研究所 | 一种用于超薄半导体圆片的临时键合方法及去键合方法 |
| FR3076393A1 (fr) * | 2017-12-28 | 2019-07-05 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Procede de transfert d'une couche utile |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6534380B1 (en) * | 1997-07-18 | 2003-03-18 | Denso Corporation | Semiconductor substrate and method of manufacturing the same |
| JPH11121310A (ja) * | 1997-10-09 | 1999-04-30 | Denso Corp | 半導体基板の製造方法 |
| JP3030545B2 (ja) | 1997-07-19 | 2000-04-10 | 信越半導体株式会社 | 接合ウエーハの製造方法 |
| DE69917819T2 (de) * | 1998-02-04 | 2005-06-23 | Canon K.K. | SOI Substrat |
| JP4313874B2 (ja) * | 1999-02-02 | 2009-08-12 | キヤノン株式会社 | 基板の製造方法 |
| JP4304879B2 (ja) | 2001-04-06 | 2009-07-29 | 信越半導体株式会社 | 水素イオンまたは希ガスイオンの注入量の決定方法 |
| FR2880184B1 (fr) * | 2004-12-28 | 2007-03-30 | Commissariat Energie Atomique | Procede de detourage d'une structure obtenue par assemblage de deux plaques |
| EP1855309A4 (en) * | 2005-02-28 | 2010-11-17 | Shinetsu Handotai Kk | METHOD FOR MANUFACTURING STICKED GALETTE AND STICKED GALETTE |
| JP2007141946A (ja) * | 2005-11-15 | 2007-06-07 | Sumco Corp | Soi基板の製造方法及びこの方法により製造されたsoi基板 |
-
2009
- 2009-02-26 JP JP2009043403A patent/JP5244650B2/ja active Active
-
2010
- 2010-01-08 WO PCT/JP2010/000076 patent/WO2010098007A1/ja not_active Ceased
- 2010-01-08 EP EP10745896.0A patent/EP2402983B1/en active Active
- 2010-01-08 CN CN2010800086820A patent/CN102326227A/zh active Pending
- 2010-01-08 US US13/145,275 patent/US20110281420A1/en not_active Abandoned
- 2010-01-08 KR KR1020117019761A patent/KR20110116036A/ko not_active Ceased
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2010199353A5 (enExample) | ||
| SG139678A1 (en) | Method for producing bonded wafer | |
| CN100514560C (zh) | 制造片形结构的方法、该方法的应用、和制备的片形结构 | |
| WO2012153461A1 (ja) | 基板の一部に絶縁層を有する貼り合わせ基板の製造方法 | |
| TWI456689B (zh) | Soi晶圓的製造方法 | |
| EP1978554A3 (en) | Method for manufacturing semiconductor substrate comprising implantation and separation steps | |
| KR20090042712A (ko) | 미세 매립 절연층을 가지는 실리콘-온-절연물 기판들 | |
| WO2009016795A1 (ja) | 貼り合わせウエーハの製造方法 | |
| JP2015502655A (ja) | シリコン・オン・インシュレータ物質およびそれを製造する方法 | |
| CN101604657A (zh) | 制备双埋层绝缘体上硅衬底的方法 | |
| KR20120041154A (ko) | 첩합 웨이퍼의 제조 방법 | |
| JP2014103329A5 (enExample) | ||
| WO2013168707A1 (ja) | 放熱基板及びその製造方法 | |
| JP2017005201A5 (enExample) | ||
| JP5455445B2 (ja) | 貼り合わせウェーハの製造方法 | |
| WO2008139684A1 (ja) | Soi基板の製造方法及びsoi基板 | |
| TW200731369A (en) | A method of thinning a semiconductor structure | |
| JP5555430B2 (ja) | 半導体装置の製造方法 | |
| WO2015111383A1 (ja) | 半導体ウェーハの洗浄槽及び貼り合わせウェーハの製造方法 | |
| JPWO2015125722A1 (ja) | 複合基板 | |
| JP2010109356A5 (enExample) | ||
| JP2015012009A5 (enExample) | ||
| JP6111678B2 (ja) | GeOIウェーハの製造方法 | |
| KR101969679B1 (ko) | Soi 웨이퍼와 열처리 공정을 이용한 박막 형성 및 전사 방법 | |
| CN105428302A (zh) | 利用低温剥离技术制备绝缘体上材料的方法 |