JP2007516598A - Uvチャージングを減少するpecvdシリコンリッチ・シリコン酸化物層 - Google Patents
Uvチャージングを減少するpecvdシリコンリッチ・シリコン酸化物層 Download PDFInfo
- Publication number
- JP2007516598A JP2007516598A JP2006520180A JP2006520180A JP2007516598A JP 2007516598 A JP2007516598 A JP 2007516598A JP 2006520180 A JP2006520180 A JP 2006520180A JP 2006520180 A JP2006520180 A JP 2006520180A JP 2007516598 A JP2007516598 A JP 2007516598A
- Authority
- JP
- Japan
- Prior art keywords
- silicon
- layer
- silicon oxide
- gate
- oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 title claims abstract description 23
- 229910052814 silicon oxide Inorganic materials 0.000 title claims abstract description 23
- 229910052710 silicon Inorganic materials 0.000 title claims abstract description 17
- 239000010703 silicon Substances 0.000 title claims abstract description 17
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title claims abstract description 16
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 title abstract description 4
- 239000010410 layer Substances 0.000 claims abstract description 42
- 239000011229 interlayer Substances 0.000 claims abstract description 23
- 238000000151 deposition Methods 0.000 claims abstract description 12
- 239000004065 semiconductor Substances 0.000 claims description 20
- 238000004519 manufacturing process Methods 0.000 claims description 14
- 238000000034 method Methods 0.000 claims description 12
- 239000000758 substrate Substances 0.000 claims description 9
- 125000006850 spacer group Chemical group 0.000 claims description 7
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 3
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 claims description 3
- 150000004767 nitrides Chemical class 0.000 claims description 3
- 238000005268 plasma chemical vapour deposition Methods 0.000 claims description 3
- 229910000077 silane Inorganic materials 0.000 claims description 3
- 239000005368 silicate glass Substances 0.000 claims description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 2
- 229910052796 boron Inorganic materials 0.000 claims description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 claims description 2
- 238000001465 metallisation Methods 0.000 abstract description 2
- 230000005540 biological transmission Effects 0.000 abstract 1
- 230000007423 decrease Effects 0.000 abstract 1
- 238000012545 processing Methods 0.000 description 7
- 238000009281 ultraviolet germicidal irradiation Methods 0.000 description 7
- 238000005530 etching Methods 0.000 description 4
- 230000005855 radiation Effects 0.000 description 4
- 230000008021 deposition Effects 0.000 description 3
- 238000009826 distribution Methods 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000005234 chemical deposition Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 238000011835 investigation Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 150000003376 silicon Chemical class 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/31604—Deposition from a gas or vapour
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66825—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
- Formation Of Insulating Films (AREA)
Abstract
Description
超小型化に対する絶え間ない要求により、ゲート幅が約0.13ミクロン以下のトランジスタを含むとともに約0.30ミクロン以下の小さな隙間によって分離したゲート構造を含んだフラッシュメモリデバイスが製造されるようになった。
従来の方法によれば、酸化物側壁スペーサがゲートスタックの側面上に形成され、第1層間絶縁膜(ILD0)がゲート構造同士の隙間を埋めるように、ゲート構造上にたい積される。
このような処理中に生ずるUV照射は、しきい電圧(Vt)の増加を伴う望ましくないUVチャージングをフラッシュ・メモリデバイスにもたらすことになる。
UVチャージングに晒され、増加したVtを呈するセルは、過書込みを防止することが非常に難しく、また過消去を防止することが難しい。
初期Vtが増加した場合、消去状態とプログラム状態の間のVtウィンドウの幅が狭くなり、これにより信頼性や処理速度に関する様々な問題が引き起こされる。
本発明の実施形態は、層間絶縁膜としてホウ素リンドープされたケイ酸塩ガラス(BPSG)をたい積するステップと、このBPSG層の上面をプレーナ化するステップと、450〜650℃の高温、および115〜135sccmのシラン流量でのプラズマCVD(plasma enhanced chemical vapor deposition)技術により、シリコンリッチ・シリコン酸化物層(SiRO)をたい積するステップと、をさらに含む。
本発明の実施形態は、基板上のトンネル酸化膜、このトンネル酸化膜上のフローティングゲート電極、このフローティングゲート電極上の酸化物/窒化物/酸化物(ONO)スタックを含む層間絶縁膜、およびこの層間絶縁膜上のコントロールゲート36を含む。
本発明の実施形態は、セルのUVチャージングを著しく抑制した、例えばEEPROMのようなフラッシュメモリデバイスを製造することを含む。
このような望ましくないプログラム電圧の増加は、消去状態とプログラム状態の間のVtウィンドウを減らす。
このようなたい積は、165〜195sccm(例えば180sccm)のN2O流量、1.8〜2.2トル(例えば2.0トル)の圧力、110〜140ワット(例えば125ワット)のRF力で実施することができる。
スペーシング(ウェーハとガスを排出するシャワーヘッドの間の距離)は、約625〜675ミル(例えば650ミル)に維持することができる。このたい積プロセスは、3〜15秒間実施することができ、その結果400〜600Å(例えば500Å)の厚みを有するSiRO膜がたい積される。
典型的なシリコン酸化層が1.45〜1.46の屈折率(R.I.)を呈するのに対して、このようなプラズマCVD技術は、屈折率(R.I.)が1.6よりも高くなるように(例えば1.7から2.0のように、1.7よりも大きいように)シリコン含有量を増加させたSiRO層をたい積するのに効果的である。
本発明によるSiRO膜の使用は、従来の製造技術の使用により得られる電圧分布(Vt distribution)よりもその範囲が狭い電圧分布を提供する。
例えば、トランジスタはトンネル酸化膜33、フローティングゲート構造34、ONOスタック層間絶縁膜35、コントロールゲート36を含んでいてもよい。
金属シリサイドの層37Aがゲート電極スタックの上面に形成される一方、金属シリサイドの層37Bがソース/ドレイン領域31、32の上に形成される。
シリコン酸化物のような絶縁物側壁スペーサ38がゲート電極の側面に形成される。シリコン窒化物のエッチストップ層39がシリコン酸化物側壁スペーサ38上のゲート構造の上にたい積される。
その後、BPSG層のような層間絶縁膜(ILD0)300が例えばプラズマCVD(plasma enhanced chemical deposition)によりたい積される。
それから例えばCMP(chemical mechanical polishing)によりプレーナ化が実行される。
このUVを透過しないSiRO層500はまた、メタライゼーション、たい積、エッチング処理のような後続のライン処理のバックエンドの間、UV照射からセルを遮蔽する。さらに、これらのセルはUV照射から遮蔽される。
本発明は特に、セルのUVチャージングが著しく減少したEEPROMのようなフラッシュメモリデバイスの製造において産業上の利用可能性を有する。
Claims (10)
- ゲート絶縁層(33)を介して基板(30)上に形成されるゲート構造を有するトランジスタを形成するステップと、
前記トランジスタ(300)上に層間絶縁膜を形成するステップと、
前記層間絶縁膜(300)の上面に、屈折率(R.I.)が1.6よりも大きいシリコンリッチ・シリコン酸化物層(500)を形成するステップと、
を含む、半導体デバイスを製造する方法。 - 1.7よりも大きい屈折率(R.I.)を有するシリコンリッチ・シリコン酸化物層(500)を、400Åから600Åの厚みで形成するステップを含む、請求項1記載の方法。
- 前記層間絶縁膜(300)としてホウ素リンドープされたケイ酸塩ガラス(BPSG)の層をたい積するステップと、
前記BPSG層(300)の上面をプレーナ化するステップと、
450℃から650℃の温度で、プラズマCVDにより、シリコンリッチ・シリコン酸化物層(500)をたい積するステップと、を含む、請求項1記載の方法。 - 100sccmから150sccmのシラン流量、165sccmから195sccmのN2O流量、110ワットから140ワットのRF力、625ミルから675ミルのスペーシング、および1.8から2.2トルの圧力で、前記シリコンリッチ・シリコン酸化物層(500)をたい積するステップを含む、請求項1記載の方法。
- 前記ゲート構造は、前記基板(30)上のトンネル酸化膜(33)、前記トンネル酸化膜(33)上のフローティングゲート電極(34)、前記フローティングゲート(34)上の酸化物/窒化物/酸化物(ONO)スタックを含む層間絶縁膜(35)、および前記層間絶縁膜(35)上のコントロールゲート(36)を含んでおり、
前記ゲート構造の側面上にシリコン酸化物側壁スペーサ(38)を形成するステップと、
前記ゲートスタックの上面および前記シリコン酸化物側壁スペーサ(38)上にシリコン窒化物層(39)を形成するステップと、
その後前記層間絶縁膜をたい積するステップと、を含む、請求項1記載の方法。 - ゲート絶縁層(33)を間に挟んで基板上(30)に形成されたゲート構造を有するトランジスタと、
屈折率(R.I.)が1.6よりも大きい、層間絶縁膜(300)の上面上のシリコンリッチ・シリコン酸化物層(500)と、を含む、半導体デバイス。 - 前記シリコンリッチ・シリコン酸化物層(500)は、1.7よりも大きい屈折率(R.I.)および400Åから600Åの厚みを有する、請求項6記載の半導体デバイス。
- 前記ゲート構造は、
前記基板(30)上の、前記ゲート絶縁層としてのトンネル酸化膜(33)と、
前記トンネル酸化膜(33)上のフローティングゲート電極(34)と、
前記フローティングゲート(34)上の酸化物/窒化物/酸化物(ONO)スタックを含む層間絶縁膜(35)と、
前記層間絶縁膜(35)上のコントロールゲート(36)と、を含む、請求項6記載の半導体デバイス。 - 前記ゲート構造の側面上のシリコン酸化物側壁スペーサ(38)と、
前記ゲート構造の上面および前記シリコン酸化物側壁スペーサ上のシリコン窒化物層(39)と、を含む、請求項8記載の半導体デバイス。 - 前記層間絶縁膜(300)は、ホウ素リンドープされたケイ酸塩ガラス(BPSG)の層を含む、請求項8記載の半導体デバイス。
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/617,451 US7060554B2 (en) | 2003-07-11 | 2003-07-11 | PECVD silicon-rich oxide layer for reduced UV charging |
US10/617,451 | 2003-07-11 | ||
PCT/US2004/019664 WO2005010984A2 (en) | 2003-07-11 | 2004-06-18 | Pecvd silicon-rich oxide layer for reduced uv charging in an eeprom |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2007516598A true JP2007516598A (ja) | 2007-06-21 |
JP4871127B2 JP4871127B2 (ja) | 2012-02-08 |
Family
ID=33564966
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2006520180A Expired - Fee Related JP4871127B2 (ja) | 2003-07-11 | 2004-06-18 | 半導体デバイスを製造する方法および半導体デバイス |
Country Status (7)
Country | Link |
---|---|
US (1) | US7060554B2 (ja) |
EP (1) | EP1644974B1 (ja) |
JP (1) | JP4871127B2 (ja) |
KR (1) | KR20060030896A (ja) |
CN (1) | CN100373592C (ja) |
TW (1) | TWI376729B (ja) |
WO (1) | WO2005010984A2 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009253245A (ja) * | 2008-04-11 | 2009-10-29 | Spansion Llc | 半導体装置の製造方法 |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7157331B2 (en) * | 2004-06-01 | 2007-01-02 | Macronix International Co., Ltd. | Ultraviolet blocking layer |
KR100683852B1 (ko) * | 2004-07-02 | 2007-02-15 | 삼성전자주식회사 | 반도체 소자의 마스크롬 소자 및 그 형성 방법 |
US7335610B2 (en) * | 2004-07-23 | 2008-02-26 | Macronix International Co., Ltd. | Ultraviolet blocking layer |
US20060052369A1 (en) * | 2004-09-07 | 2006-03-09 | The Regents Of The University Of Michigan | Compositions and methods relating to novel compounds and targets thereof |
US7732923B2 (en) * | 2004-12-30 | 2010-06-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Impurity doped UV protection layer |
US7602003B2 (en) * | 2005-04-27 | 2009-10-13 | United Microelectronics Corp. | Semiconductor device structure for reducing hot carrier effect of MOS transistor |
US7755197B2 (en) * | 2006-02-10 | 2010-07-13 | Macronix International Co., Ltd. | UV blocking and crack protecting passivation layer |
US7662712B2 (en) * | 2006-02-10 | 2010-02-16 | Macronix International Co., Ltd. | UV blocking and crack protecting passivation layer fabricating method |
US20070296027A1 (en) * | 2006-06-21 | 2007-12-27 | International Business Machines Corporation | Cmos devices comprising a continuous stressor layer with regions of opposite stresses, and methods of fabricating the same |
JP5110820B2 (ja) * | 2006-08-02 | 2012-12-26 | キヤノン株式会社 | 光電変換装置、光電変換装置の製造方法及び撮像システム |
US20080124855A1 (en) * | 2006-11-05 | 2008-05-29 | Johnny Widodo | Modulation of Stress in ESL SiN Film through UV Curing to Enhance both PMOS and NMOS Transistor Performance |
KR100779400B1 (ko) * | 2006-12-20 | 2007-11-23 | 동부일렉트로닉스 주식회사 | 반도체 소자 및 그 제조방법 |
CN101616560B (zh) * | 2008-06-27 | 2012-05-23 | 深圳富泰宏精密工业有限公司 | 金属壳体及其制造方法 |
US7741663B2 (en) * | 2008-10-24 | 2010-06-22 | Globalfoundries Inc. | Air gap spacer formation |
US8927359B2 (en) * | 2013-02-21 | 2015-01-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-composition dielectric for semiconductor device |
US20150206803A1 (en) * | 2014-01-19 | 2015-07-23 | United Microelectronics Corp. | Method of forming inter-level dielectric layer |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000353757A (ja) * | 1999-06-10 | 2000-12-19 | Mitsubishi Electric Corp | 不揮発性半導体記憶装置およびその製造方法 |
JP2001338976A (ja) * | 2000-05-26 | 2001-12-07 | Fujitsu Ltd | 半導体装置の製造方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5602056A (en) | 1990-03-05 | 1997-02-11 | Vlsi Technology, Inc. | Method for forming reliable MOS devices using silicon rich plasma oxide film |
US5128279A (en) | 1990-03-05 | 1992-07-07 | Vlsi Technology, Inc. | Charge neutralization using silicon-enriched oxide layer |
US5290727A (en) | 1990-03-05 | 1994-03-01 | Vlsi Technology, Inc. | Method for suppressing charge loss in EEPROMs/EPROMS and instabilities in SRAM load resistors |
US5534731A (en) * | 1994-10-28 | 1996-07-09 | Advanced Micro Devices, Incorporated | Layered low dielectric constant technology |
US6274429B1 (en) | 1997-10-29 | 2001-08-14 | Texas Instruments Incorporated | Use of Si-rich oxide film as a chemical potential barrier for controlled oxidation |
US6344413B1 (en) * | 1997-12-22 | 2002-02-05 | Motorola Inc. | Method for forming a semiconductor device |
US6559007B1 (en) * | 2000-04-06 | 2003-05-06 | Micron Technology, Inc. | Method for forming flash memory device having a tunnel dielectric comprising nitrided oxide |
US20020111014A1 (en) * | 2001-02-13 | 2002-08-15 | Jeng Pei Reng | Planarization method of inter-layer dielectrics and inter-metal dielectrics |
US6348407B1 (en) * | 2001-03-15 | 2002-02-19 | Chartered Semiconductor Manufacturing Inc. | Method to improve adhesion of organic dielectrics in dual damascene interconnects |
CN1235283C (zh) * | 2001-07-26 | 2006-01-04 | 旺宏电子股份有限公司 | 防止氮化物内存单元被充电的制造方法及其装置 |
US7098107B2 (en) * | 2001-11-19 | 2006-08-29 | Saifun Semiconductor Ltd. | Protective layer in memory device and method therefor |
US6774432B1 (en) * | 2003-02-05 | 2004-08-10 | Advanced Micro Devices, Inc. | UV-blocking layer for reducing UV-induced charging of SONOS dual-bit flash memory devices in BEOL |
US6833581B1 (en) * | 2003-06-12 | 2004-12-21 | Spansion Llc | Structure and method for preventing process-induced UV radiation damage in a memory cell |
-
2003
- 2003-07-11 US US10/617,451 patent/US7060554B2/en not_active Expired - Lifetime
-
2004
- 2004-06-18 KR KR1020067000275A patent/KR20060030896A/ko not_active Application Discontinuation
- 2004-06-18 CN CNB2004800199594A patent/CN100373592C/zh not_active Expired - Fee Related
- 2004-06-18 JP JP2006520180A patent/JP4871127B2/ja not_active Expired - Fee Related
- 2004-06-18 EP EP04776807A patent/EP1644974B1/en not_active Expired - Lifetime
- 2004-06-18 WO PCT/US2004/019664 patent/WO2005010984A2/en active Search and Examination
- 2004-06-30 TW TW093119381A patent/TWI376729B/zh not_active IP Right Cessation
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000353757A (ja) * | 1999-06-10 | 2000-12-19 | Mitsubishi Electric Corp | 不揮発性半導体記憶装置およびその製造方法 |
JP2001338976A (ja) * | 2000-05-26 | 2001-12-07 | Fujitsu Ltd | 半導体装置の製造方法 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009253245A (ja) * | 2008-04-11 | 2009-10-29 | Spansion Llc | 半導体装置の製造方法 |
Also Published As
Publication number | Publication date |
---|---|
EP1644974B1 (en) | 2011-06-15 |
WO2005010984A2 (en) | 2005-02-03 |
CN1823414A (zh) | 2006-08-23 |
US20050006712A1 (en) | 2005-01-13 |
TWI376729B (en) | 2012-11-11 |
CN100373592C (zh) | 2008-03-05 |
EP1644974A2 (en) | 2006-04-12 |
WO2005010984A3 (en) | 2005-03-24 |
US7060554B2 (en) | 2006-06-13 |
KR20060030896A (ko) | 2006-04-11 |
TW200507073A (en) | 2005-02-16 |
JP4871127B2 (ja) | 2012-02-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4871127B2 (ja) | 半導体デバイスを製造する方法および半導体デバイス | |
KR100469129B1 (ko) | 불휘발성 메모리 장치 및 그 제조방법 | |
US11588051B2 (en) | Semiconductor device and fabrication method thereof | |
CN101447457B (zh) | 双应力膜互补金属氧化物半导体晶体管的制造方法 | |
US9614105B2 (en) | Charge-trap NOR with silicon-rich nitride as a charge trap layer | |
KR100873894B1 (ko) | 반도체 장치의 제조 방법 | |
CN103545186A (zh) | 一种制造金属栅半导体器件的方法 | |
US7335610B2 (en) | Ultraviolet blocking layer | |
KR100757327B1 (ko) | 불 휘발성 메모리 소자의 형성 방법 | |
US7371629B2 (en) | N/PMOS saturation current, HCE, and Vt stability by contact etch stop film modifications | |
KR20050007637A (ko) | 반도체 소자의 트랜지스터 제조방법 | |
KR100840789B1 (ko) | 리세스 트랜지스터 및 그 제조 방법 | |
US9054210B2 (en) | Method of fabricating semiconductor device | |
CN102543884A (zh) | Otp器件制造方法 | |
KR100905276B1 (ko) | 다층 터널 절연막을 포함하는 플래시 메모리 소자 및 그제조 방법 | |
US20090170263A1 (en) | Method of manufacturing flash memory device | |
US20050263816A1 (en) | Microelectronic device having floating gate protective layer and method of manufacture therefor | |
KR100865037B1 (ko) | 플래시 메모리 소자의 제조 방법 | |
US7998814B2 (en) | Semiconductor memory device and method of fabricating the same | |
KR100863413B1 (ko) | 플래쉬 메모리소자의 제조방법 | |
KR20060020824A (ko) | 반도체 소자의 게이트 형성 방법 | |
KR100223288B1 (ko) | 반도체 소자의 층간 절연막 형성방법 | |
KR100909798B1 (ko) | 비휘발성 메모리 소자의 제조방법 | |
CN117438317A (zh) | 一种SiC MOSFET器件的制造方法 | |
CN113889537A (zh) | 半导体器件及其制作方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20070530 |
|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20071122 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20071122 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20091102 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20100324 |
|
RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20100412 |
|
RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20100818 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110531 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20110830 |
|
A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20110906 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110930 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20111025 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20111118 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 4871127 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20141125 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20141125 Year of fee payment: 3 |
|
RD02 | Notification of acceptance of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: R3D02 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313111 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |