JP2002530743A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2002530743A5 JP2002530743A5 JP2000582898A JP2000582898A JP2002530743A5 JP 2002530743 A5 JP2002530743 A5 JP 2002530743A5 JP 2000582898 A JP2000582898 A JP 2000582898A JP 2000582898 A JP2000582898 A JP 2000582898A JP 2002530743 A5 JP2002530743 A5 JP 2002530743A5
- Authority
- JP
- Japan
- Prior art keywords
- page
- memory
- requested
- bank
- address
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000000034 method Methods 0.000 description 52
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10893098P | 1998-11-16 | 1998-11-16 | |
| US60/108,930 | 1998-11-16 | ||
| US09/439,303 US6374323B1 (en) | 1998-11-16 | 1999-11-12 | Computer memory conflict avoidance using page registers |
| US09/439,303 | 1999-11-12 | ||
| PCT/US1999/027021 WO2000029957A1 (en) | 1998-11-16 | 1999-11-15 | Using page tag registers to track a state of physical pages in a memory device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2002530743A JP2002530743A (ja) | 2002-09-17 |
| JP2002530743A5 true JP2002530743A5 (enExample) | 2007-01-18 |
Family
ID=26806430
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2000582898A Pending JP2002530743A (ja) | 1998-11-16 | 1999-11-15 | ページタグレジスタを使用して、メモリデバイス内の物理ページの状態を追跡すること |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6374323B1 (enExample) |
| JP (1) | JP2002530743A (enExample) |
| KR (1) | KR20010086035A (enExample) |
| CN (1) | CN1282925C (enExample) |
| DE (2) | DE19983745T1 (enExample) |
| GB (1) | GB2359909B (enExample) |
| WO (1) | WO2000029957A1 (enExample) |
Families Citing this family (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7047391B2 (en) * | 1998-09-14 | 2006-05-16 | The Massachusetts Institute Of Technology | System and method for re-ordering memory references for access to memory |
| US6453370B1 (en) * | 1998-11-16 | 2002-09-17 | Infineion Technologies Ag | Using of bank tag registers to avoid a background operation collision in memory systems |
| US6490674B1 (en) | 2000-01-28 | 2002-12-03 | Hewlett-Packard Company | System and method for coalescing data utilized to detect data hazards |
| US6535966B1 (en) * | 2000-05-17 | 2003-03-18 | Sun Microsystems, Inc. | System and method for using a page tracking buffer to reduce main memory latency in a computer system |
| KR100644596B1 (ko) | 2000-07-27 | 2006-11-10 | 삼성전자주식회사 | 버스 시스템 및 그 버스 중재방법 |
| US6684311B2 (en) * | 2001-06-22 | 2004-01-27 | Intel Corporation | Method and mechanism for common scheduling in a RDRAM system |
| US7007133B2 (en) * | 2002-05-29 | 2006-02-28 | Micron Technology, Inc. | Synchronous memory open page register |
| JP2004078683A (ja) * | 2002-08-20 | 2004-03-11 | Toshiba Corp | コンピュータシステムおよび共有メモリ制御方法 |
| US7308510B2 (en) * | 2003-05-07 | 2007-12-11 | Intel Corporation | Method and apparatus for avoiding live-lock in a multinode system |
| US7404047B2 (en) * | 2003-05-27 | 2008-07-22 | Intel Corporation | Method and apparatus to improve multi-CPU system performance for accesses to memory |
| US7231499B2 (en) * | 2003-12-17 | 2007-06-12 | Broadcom Corporation | Prioritization of real time / non-real time memory requests from bus compliant devices |
| JP4419074B2 (ja) * | 2004-11-15 | 2010-02-24 | エルピーダメモリ株式会社 | 半導体記憶装置 |
| CN100385417C (zh) * | 2005-06-15 | 2008-04-30 | 乐金电子(惠州)有限公司 | 请求页面调度方法及将有关页面信息输入到页面内的方法 |
| US20070174549A1 (en) * | 2006-01-24 | 2007-07-26 | Yevgen Gyl | Method for utilizing a memory interface to control partitioning of a memory module |
| KR101286643B1 (ko) * | 2007-04-05 | 2013-07-22 | 삼성전자주식회사 | 독립적으로 뱅크의 모드를 선택하는 반도체 메모리 장치,메모리 컨트롤러 및 그 제어 방법 |
| CN101639817B (zh) * | 2009-03-13 | 2012-01-25 | 青岛海信信芯科技有限公司 | 一种存储器的控制方法、存储器控制器和存储器控制系统 |
| US20100318746A1 (en) * | 2009-06-12 | 2010-12-16 | Seakr Engineering, Incorporated | Memory change track logging |
| US8856488B2 (en) | 2010-02-11 | 2014-10-07 | Memory Technologies Llc | Method for utilizing a memory interface to control partitioning of a memory module |
| KR101121902B1 (ko) * | 2010-06-22 | 2012-03-20 | 성균관대학교산학협력단 | 변경된 메모리 주소를 추적하는 트랜잭션 메모리 시스템 및 방법 |
| KR101292309B1 (ko) * | 2011-12-27 | 2013-07-31 | 숭실대학교산학협력단 | 반도체칩 및 메모리 제어방법, 그리고 그 방법을 컴퓨터에서 실행시키기 위한 프로그램을 기록한 기록매체 |
| KR20160061704A (ko) | 2014-11-24 | 2016-06-01 | 삼성전자주식회사 | 페이지 상태 알림 기능이 있는 메모리 장치 |
| US9601193B1 (en) | 2015-09-14 | 2017-03-21 | Intel Corporation | Cross point memory control |
| US10068663B1 (en) | 2017-05-30 | 2018-09-04 | Seagate Technology Llc | Data storage device with rewriteable in-place memory |
| US10090067B1 (en) | 2017-05-30 | 2018-10-02 | Seagate Technology Llc | Data storage device with rewritable in-place memory |
| US10147501B1 (en) | 2017-05-30 | 2018-12-04 | Seagate Technology Llc | Data storage device with rewriteable in-place memory |
| US11449431B2 (en) | 2017-05-30 | 2022-09-20 | Seagate Technology Llc | Data storage device with rewritable in-place memory |
| JP7621132B2 (ja) * | 2021-02-22 | 2025-01-24 | キヤノン株式会社 | メモリ制御回路およびその制御方法 |
| CN116225977B (zh) * | 2023-05-09 | 2023-08-11 | 中信建投证券股份有限公司 | 一种存储地址确定方法及电路系统 |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61156446A (ja) * | 1984-12-28 | 1986-07-16 | Nec Corp | リプレ−ス対象の選択方式 |
| JPH0212541A (ja) * | 1988-04-29 | 1990-01-17 | Internatl Business Mach Corp <Ibm> | コンピユーテイング・システム及びその動作方法 |
| US4937791A (en) | 1988-06-02 | 1990-06-26 | The California Institute Of Technology | High performance dynamic ram interface |
| JPH0778106A (ja) * | 1993-09-08 | 1995-03-20 | Hitachi Ltd | データ処理システム |
| JPH08255107A (ja) * | 1994-11-29 | 1996-10-01 | Toshiba Corp | ディスプレイコントローラ |
| JPH09288614A (ja) * | 1996-04-22 | 1997-11-04 | Mitsubishi Electric Corp | 半導体集積回路装置、半導体記憶装置およびそのための制御回路 |
| JPH09293015A (ja) * | 1996-04-24 | 1997-11-11 | Mitsubishi Electric Corp | メモリシステムおよびそれに用いられる半導体記憶装置 |
| US6104417A (en) * | 1996-09-13 | 2000-08-15 | Silicon Graphics, Inc. | Unified memory computer architecture with dynamic graphics memory allocation |
| US5893917A (en) * | 1996-09-30 | 1999-04-13 | Intel Corporation | Memory controller and method of closing a page of system memory |
| US5784582A (en) * | 1996-10-28 | 1998-07-21 | 3Com Corporation | Data processing system having memory controller for supplying current request and next request for access to the shared memory pipeline |
| US5940848A (en) * | 1997-01-14 | 1999-08-17 | Intel Corporation | Computer system and method for efficiently controlling the opening and closing of pages for an aborted row on page miss cycle |
| US6112265A (en) * | 1997-04-07 | 2000-08-29 | Intel Corportion | System for issuing a command to a memory having a reorder module for priority commands and an arbiter tracking address of recently issued command |
| US5969997A (en) * | 1997-10-02 | 1999-10-19 | International Business Machines Corporation | Narrow data width DRAM with low latency page-hit operations |
| US6052134A (en) * | 1997-12-22 | 2000-04-18 | Compaq Computer Corp. | Memory controller and method for dynamic page management |
| US6199145B1 (en) * | 1998-02-27 | 2001-03-06 | Intel Corporation | Configurable page closing method and apparatus for multi-port host bridges |
| US6219765B1 (en) * | 1998-08-03 | 2001-04-17 | Micron Technology, Inc. | Memory paging control apparatus |
-
1999
- 1999-11-12 US US09/439,303 patent/US6374323B1/en not_active Expired - Lifetime
- 1999-11-15 GB GB0111924A patent/GB2359909B/en not_active Expired - Fee Related
- 1999-11-15 DE DE19983745T patent/DE19983745T1/de active Granted
- 1999-11-15 JP JP2000582898A patent/JP2002530743A/ja active Pending
- 1999-11-15 KR KR1020017006145A patent/KR20010086035A/ko not_active Ceased
- 1999-11-15 WO PCT/US1999/027021 patent/WO2000029957A1/en not_active Ceased
- 1999-11-15 CN CNB998156531A patent/CN1282925C/zh not_active Expired - Fee Related
- 1999-11-15 DE DE19983745A patent/DE19983745B9/de not_active Expired - Lifetime
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2002530743A5 (enExample) | ||
| US5706224A (en) | Content addressable memory and random access memory partition circuit | |
| DE69526431D1 (de) | Eine synchrone nand-dram-speicherarchitektur | |
| ATE431590T1 (de) | Verfahren zum dynamischen einstellen einer speicherseitenschliess-strategie | |
| WO2006031551A3 (en) | Selective replication of data structure | |
| JP2004164641A5 (enExample) | ||
| KR970071283A (ko) | 캐쉬 메모리 및 그 동작 방법 | |
| EP1777624A3 (en) | Method and apparatus for implementing error correction coding in a random access memory | |
| JPH02503722A (ja) | セツト連想メモリ | |
| EP1749300B1 (en) | Method and system for providing directed bank refresh for volatile memories | |
| KR950007834B1 (ko) | 반도체 기억장치 | |
| WO2008016718A3 (en) | Verifying data integrity in a data storage device | |
| JP2016526749A5 (enExample) | ||
| KR970029066A (ko) | 명령어 인출 방법 및 장치 | |
| US7158438B2 (en) | Network packet buffer allocation optimization in memory bank systems | |
| EP0602807A2 (en) | Cache memory systems | |
| EP4573549A1 (en) | Dynamic random access memory (dram) row hammering mitigation | |
| KR20060036510A (ko) | 버퍼를 이용하여 리프레쉬하는 메모리 장치 및 그 방법 | |
| EP2980704B1 (en) | Memory bank accessing method, apparatus and system | |
| US7778103B2 (en) | Semiconductor memory device for independently selecting mode of memory bank and method of controlling thereof | |
| KR910010318A (ko) | 병렬 예외 체킹 및 갱신 바이패스를 구비한 우선 변환 참조 버퍼 | |
| US6094397A (en) | Method and apparatus for addressing multi-bank memory | |
| CN103823762B (zh) | 存储器随机查表方法、装置和系统 | |
| US7117407B2 (en) | Method for testing a semiconductor memory having a plurality of memory banks | |
| JPH11353874A5 (enExample) |