JP2001237691A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2001237691A5 JP2001237691A5 JP2000044307A JP2000044307A JP2001237691A5 JP 2001237691 A5 JP2001237691 A5 JP 2001237691A5 JP 2000044307 A JP2000044307 A JP 2000044307A JP 2000044307 A JP2000044307 A JP 2000044307A JP 2001237691 A5 JP2001237691 A5 JP 2001237691A5
- Authority
- JP
- Japan
- Prior art keywords
- input
- circuit
- logic
- signal
- semiconductor integrated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims description 16
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2000044307A JP3901906B2 (ja) | 2000-02-22 | 2000-02-22 | 半導体集積回路装置 |
| TW090103704A TW483116B (en) | 2000-02-22 | 2001-02-19 | Semiconductor integrated circuit device |
| US09/788,413 US6476639B2 (en) | 2000-02-22 | 2001-02-21 | Semiconductor integrated circuit device capable of producing output thereof without being influenced by other input |
| KR10-2001-0008964A KR100392038B1 (ko) | 2000-02-22 | 2001-02-22 | 반도체 집적 회로 장치 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2000044307A JP3901906B2 (ja) | 2000-02-22 | 2000-02-22 | 半導体集積回路装置 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2001237691A JP2001237691A (ja) | 2001-08-31 |
| JP2001237691A5 true JP2001237691A5 (enExample) | 2005-06-09 |
| JP3901906B2 JP3901906B2 (ja) | 2007-04-04 |
Family
ID=18567085
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2000044307A Expired - Fee Related JP3901906B2 (ja) | 2000-02-22 | 2000-02-22 | 半導体集積回路装置 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US6476639B2 (enExample) |
| JP (1) | JP3901906B2 (enExample) |
| KR (1) | KR100392038B1 (enExample) |
| TW (1) | TW483116B (enExample) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7006962B1 (en) * | 2001-11-29 | 2006-02-28 | Lsi Logic Corporation | Distributed delay prediction of multi-million gate deep sub-micron ASIC designs |
| US9638743B2 (en) * | 2014-01-16 | 2017-05-02 | Qualcomm Incorporated | State-dependent capacitance estimation |
| CN115685626B (zh) | 2016-11-18 | 2025-10-28 | 奇跃公司 | 用于重定向具有宽入射角范围的光的多层液晶衍射光栅 |
| WO2018175343A1 (en) | 2017-03-21 | 2018-09-27 | Magic Leap, Inc. | Eye-imaging apparatus using diffractive optical elements |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6342090A (ja) * | 1986-08-07 | 1988-02-23 | Fujitsu Ltd | ユニバーサルジョイント |
| US5391941A (en) * | 1993-09-23 | 1995-02-21 | Cypress Semiconductor Corporation | Decoder circuitry with balanced propagation delay and minimized input capacitance |
| US5793551A (en) * | 1995-06-07 | 1998-08-11 | Vtc Inc. | Amplifier having a differential input capacitance cancellation circuit |
| JP3178371B2 (ja) | 1997-05-06 | 2001-06-18 | 日本電気株式会社 | 半導体集積回路の設計方法 |
-
2000
- 2000-02-22 JP JP2000044307A patent/JP3901906B2/ja not_active Expired - Fee Related
-
2001
- 2001-02-19 TW TW090103704A patent/TW483116B/zh not_active IP Right Cessation
- 2001-02-21 US US09/788,413 patent/US6476639B2/en not_active Expired - Fee Related
- 2001-02-22 KR KR10-2001-0008964A patent/KR100392038B1/ko not_active Expired - Fee Related
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2909990B2 (ja) | Cmos回路 | |
| JPH116865A5 (enExample) | ||
| JP5296313B2 (ja) | 集積回路 | |
| US6335648B1 (en) | Circuit using internal pull-up/pull-down resistor during reset | |
| JPH03117020A (ja) | 集積回路の出力バッファ回路 | |
| JP2001237691A5 (enExample) | ||
| KR940003263A (ko) | 집적회로내의 마이크로콘트롤러를 구비하여 사용하는 미약한 풀업 디스에이블 방법 및 기기와 그 집적회로를 사용한 무선전화기 | |
| EP1271551A3 (en) | Semiconductor memory device and information device | |
| KR960042745A (ko) | 다수개의 스위칭 수단을 가지는 다용도 패드를 구비한 반도체 메모리장치 | |
| JPH04223617A (ja) | 半導体集積回路装置のインターフェース | |
| JP2679495B2 (ja) | 半導体回路 | |
| JPH11145397A (ja) | 半導体集積回路装置 | |
| AU2003235769A1 (en) | A crossbar device with reduced parasitic capacitive loading and usage of crossbar devices in reconfigurable circuits | |
| JP3757060B2 (ja) | 半導体装置のデュアル伝送回路及びデュアル入力方法 | |
| JP3737567B2 (ja) | コンピュータシステム | |
| JP2697691B2 (ja) | スキャンパスを有する半導体集積回路 | |
| TW297936B (enExample) | ||
| JPH03183159A (ja) | 半導体集積回路装置 | |
| JP2626165B2 (ja) | 半導体装置のリセット回路 | |
| JP2000349606A (ja) | 半導体集積回路装置 | |
| JPH0651032A (ja) | 半導体装置 | |
| US20070146009A1 (en) | Apparatus for controlling drive current in semiconductor integrated circuit devices | |
| JPH0879048A (ja) | 出力バッファ | |
| JP2008067411A5 (enExample) | ||
| JPH0492292A (ja) | 半導体集積記憶回路装置 |