JP2000354026A - 高速でタイミング精度の高いエッジを有するサブサンプリングクロック信号を発生させる為のクロック信号発生器 - Google Patents
高速でタイミング精度の高いエッジを有するサブサンプリングクロック信号を発生させる為のクロック信号発生器Info
- Publication number
- JP2000354026A JP2000354026A JP2000134811A JP2000134811A JP2000354026A JP 2000354026 A JP2000354026 A JP 2000354026A JP 2000134811 A JP2000134811 A JP 2000134811A JP 2000134811 A JP2000134811 A JP 2000134811A JP 2000354026 A JP2000354026 A JP 2000354026A
- Authority
- JP
- Japan
- Prior art keywords
- clock signal
- clock
- signal
- circuit
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0617—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
- H03M1/0624—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by synchronisation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/1205—Multiplexed conversion systems
- H03M1/121—Interleaved, i.e. using multiple converters or converter parts for one channel
- H03M1/1215—Interleaved, i.e. using multiple converters or converter parts for one channel using time-division multiplexing
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/306,339 US6259281B1 (en) | 1999-05-06 | 1999-05-06 | Parallel analog sampling circuit and analog-to-digital converter system incorporating clock signal generator generating sub-sampling clock signals with fast and precisely-timed edges |
| US09/306339 | 1999-05-06 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2000354026A true JP2000354026A (ja) | 2000-12-19 |
| JP2000354026A5 JP2000354026A5 (OSRAM) | 2006-11-16 |
Family
ID=23184854
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2000134811A Ceased JP2000354026A (ja) | 1999-05-06 | 2000-05-08 | 高速でタイミング精度の高いエッジを有するサブサンプリングクロック信号を発生させる為のクロック信号発生器 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US6259281B1 (OSRAM) |
| EP (1) | EP1050792A3 (OSRAM) |
| JP (1) | JP2000354026A (OSRAM) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2014516232A (ja) * | 2011-06-10 | 2014-07-07 | アストリアム リミテッド | 非同期データストリームのアライメント |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6956423B2 (en) * | 2002-02-01 | 2005-10-18 | Agilent Technologies, Inc. | Interleaved clock signal generator having serial delay and ring counter architecture |
| DE102005015429B3 (de) * | 2005-04-04 | 2006-10-19 | Infineon Technologies Ag | Takterzeugung für einen zeitversetzt arbeitenden Analog-Digital-Wandler |
| US7668153B2 (en) * | 2007-03-27 | 2010-02-23 | Adc Telecommunications, Inc. | Method for data converter sample clock distribution |
| US7564386B2 (en) | 2007-11-16 | 2009-07-21 | Agilent Technologies, Inc. | Pre-processing data samples from parallelized data converters |
| WO2011018711A1 (en) * | 2009-08-11 | 2011-02-17 | Arctic Silicon Devices, As | Adc with enhanced and/or adjustable accuracy |
| CN101917194B (zh) * | 2010-09-01 | 2013-03-20 | 李云初 | 双沿触发高速数模转换器 |
| US8913698B2 (en) * | 2011-04-11 | 2014-12-16 | Softwaveradio, Inc. | Programmable, frequency agile direct conversion digital receiver with high speed oversampling |
| US9461743B1 (en) * | 2014-07-16 | 2016-10-04 | Rockwell Collins, Inc. | Pulse to digital detection circuit |
| US10072458B2 (en) * | 2014-12-16 | 2018-09-11 | Current Products Corp | Remote controlled motorized wand for controlling blinds |
| US9979582B1 (en) | 2017-07-10 | 2018-05-22 | IQ-Analog Corp. | Multi-zone analog-to-digital converter (ADC) |
| US10033398B1 (en) | 2017-07-10 | 2018-07-24 | IQ-Analog Corporation | Multi-zone digital-to-analog converter (DAC) |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4271488A (en) * | 1979-04-13 | 1981-06-02 | Tektronix, Inc. | High-speed acquisition system employing an analog memory matrix |
| JPH04157379A (ja) * | 1990-10-20 | 1992-05-29 | Fujitsu Ltd | 遅延測定方式 |
| US5649176A (en) * | 1995-08-10 | 1997-07-15 | Virtual Machine Works, Inc. | Transition analysis and circuit resynthesis method and device for digital circuit modeling |
| KR100273251B1 (ko) * | 1997-12-17 | 2001-01-15 | 김영환 | 듀티비를 보상하는 부지연신호 발생회로 |
-
1999
- 1999-05-06 US US09/306,339 patent/US6259281B1/en not_active Expired - Lifetime
-
2000
- 2000-04-13 EP EP00108195A patent/EP1050792A3/en not_active Withdrawn
- 2000-05-08 JP JP2000134811A patent/JP2000354026A/ja not_active Ceased
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2014516232A (ja) * | 2011-06-10 | 2014-07-07 | アストリアム リミテッド | 非同期データストリームのアライメント |
Also Published As
| Publication number | Publication date |
|---|---|
| EP1050792A3 (en) | 2005-01-05 |
| EP1050792A2 (en) | 2000-11-08 |
| US6259281B1 (en) | 2001-07-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Hwang et al. | A high-precision time-to-digital converter using a two-level conversion scheme | |
| JP3553639B2 (ja) | タイミング調整回路 | |
| JP2008271530A (ja) | アナログ−デジタル変換器システム | |
| JPWO2010013385A1 (ja) | 時間測定回路、時間測定方法、それらを用いた時間デジタル変換器および試験装置 | |
| JP2000354026A (ja) | 高速でタイミング精度の高いエッジを有するサブサンプリングクロック信号を発生させる為のクロック信号発生器 | |
| US7884748B2 (en) | Ramp-based analog to digital converters | |
| JP2008271531A (ja) | アナログ−デジタル変換 | |
| EP2255262A2 (en) | Analog-to-digital converter timing circuits | |
| US20060038596A1 (en) | Delay locked loop circuitry and method for optimizing delay timing in mixed signal systems | |
| JPH0856143A (ja) | 周期クロックの可変遅延回路 | |
| US6255884B1 (en) | Uniform clock timing circuit | |
| US8988269B2 (en) | Time difference adjustment circuit and time-to-digital converter including the same | |
| CN110417412B (zh) | 一种时钟生成方法、时序电路及模数转换器 | |
| US7932848B2 (en) | Pulse delay circuit and A/D converter including same | |
| US6215432B1 (en) | Reducing digital switching noise in mixed signal IC's | |
| US20040114469A1 (en) | Multi-phase clock time stamping | |
| US6653872B2 (en) | Multi-channel precision synchronous voltage-to-frequency converter | |
| KR100291126B1 (ko) | 복수개의서브-회로및클럭신호재생회로를구비하는회로장치 | |
| Budanov et al. | An 8-bit flash analog-to-digital converter with an array of redundant comparators | |
| CN115933352A (zh) | 基于延迟多次采样的低功耗时间数字转换器电路 | |
| CN110658715A (zh) | 一种基于抽头动态可调进位链细时间内插延时线的tdc电路 | |
| JPH0645936A (ja) | アナログ・デジタル変換方式 | |
| CN222916006U (zh) | 一种时序电路、芯片及电子设备 | |
| Huang et al. | A new cycle-time-to-digital converter with two level conversion scheme | |
| US7348813B1 (en) | Circuits and methods for reducing the effects of level shifter delays in systems operating in multiple voltage domains |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20060929 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20060929 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20090415 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20090424 |
|
| A045 | Written measure of dismissal of application [lapsed due to lack of payment] |
Free format text: JAPANESE INTERMEDIATE CODE: A045 Effective date: 20090821 |