IE55824B1 - Integrated semiconductor circuit device for generating a switching control signal - Google Patents
Integrated semiconductor circuit device for generating a switching control signalInfo
- Publication number
- IE55824B1 IE55824B1 IE263/84A IE26384A IE55824B1 IE 55824 B1 IE55824 B1 IE 55824B1 IE 263/84 A IE263/84 A IE 263/84A IE 26384 A IE26384 A IE 26384A IE 55824 B1 IE55824 B1 IE 55824B1
- Authority
- IE
- Ireland
- Prior art keywords
- circuits
- circuit
- redundant
- switching
- regular
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 27
- 230000005669 field effect Effects 0.000 claims abstract description 21
- 230000000295 complement effect Effects 0.000 claims abstract description 9
- 238000007664 blowing Methods 0.000 claims description 32
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 claims description 26
- 238000003491 array Methods 0.000 claims description 11
- 230000002093 peripheral effect Effects 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 230000004075 alteration Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/785—Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes
- G11C29/789—Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes using non-volatile cells or latches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/83—Masking faults in memories by using spares or by reconfiguring using programmable devices with reduced power consumption
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58016273A JPS59142800A (ja) | 1983-02-04 | 1983-02-04 | 半導体集積回路装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| IE840263L IE840263L (en) | 1984-08-04 |
| IE55824B1 true IE55824B1 (en) | 1991-01-30 |
Family
ID=11911933
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| IE263/84A IE55824B1 (en) | 1983-02-04 | 1984-02-03 | Integrated semiconductor circuit device for generating a switching control signal |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US4614881A (en:Method) |
| EP (1) | EP0116440B1 (en:Method) |
| JP (1) | JPS59142800A (en:Method) |
| KR (1) | KR900001740B1 (en:Method) |
| CA (1) | CA1208310A (en:Method) |
| DE (1) | DE3482343D1 (en:Method) |
| IE (1) | IE55824B1 (en:Method) |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2576132B1 (fr) * | 1985-01-15 | 1990-06-29 | Eurotechnique Sa | Memoire en circuit integre |
| US4689494A (en) * | 1986-09-18 | 1987-08-25 | Advanced Micro Devices, Inc. | Redundancy enable/disable circuit |
| JPH0677400B2 (ja) * | 1987-11-12 | 1994-09-28 | シャープ株式会社 | 半導体集積回路装置 |
| NL8800846A (nl) * | 1988-04-05 | 1989-11-01 | Philips Nv | Geintegreerde schakeling met een programmeerbare cel. |
| US5204990A (en) * | 1988-09-07 | 1993-04-20 | Texas Instruments Incorporated | Memory cell with capacitance for single event upset protection |
| JPH0289299A (ja) * | 1988-09-27 | 1990-03-29 | Nec Corp | 半導体記憶装置 |
| US4908525A (en) * | 1989-02-03 | 1990-03-13 | The United States Of America As Represented By The Secretary Of The Air Force | Cut-only CMOS switch for discretionary connect and disconnect |
| JPH07105159B2 (ja) * | 1989-11-16 | 1995-11-13 | 株式会社東芝 | 半導体記憶装置の冗長回路 |
| US5038368A (en) * | 1990-02-02 | 1991-08-06 | David Sarnoff Research Center, Inc. | Redundancy control circuit employed with various digital logic systems including shift registers |
| JP3001252B2 (ja) * | 1990-11-16 | 2000-01-24 | 株式会社日立製作所 | 半導体メモリ |
| JPH0831279B2 (ja) * | 1990-12-20 | 1996-03-27 | インターナショナル・ビジネス・マシーンズ・コーポレイション | 冗長システム |
| FR2684206B1 (fr) * | 1991-11-25 | 1994-01-07 | Sgs Thomson Microelectronics Sa | Circuit de lecture de fusible de redondance pour memoire integree. |
| US5319592A (en) * | 1992-11-25 | 1994-06-07 | Fujitsu Limited | Fuse-programming circuit |
| US5440246A (en) * | 1994-03-22 | 1995-08-08 | Mosel Vitelic, Incorporated | Programmable circuit with fusible latch |
| US6100747A (en) * | 1994-05-30 | 2000-08-08 | Stmicroelectronics, S.R.L. | Device for selecting design options in an integrated circuit |
| DE69622988D1 (de) * | 1996-03-22 | 2002-09-19 | St Microelectronics Srl | Schaltung um Übereinstimmung zwischen einer darin gespeicherten binären Informationseinheit und einem einkommenden Datum festzustellen |
| IT1286037B1 (it) * | 1996-10-25 | 1998-07-07 | Sgs Thomson Microelectronics | Circuito per la abilitazione selettiva di una pluralita' di alternative circuitali di un circuito integrato |
| DE69712302T2 (de) | 1996-12-31 | 2002-10-24 | Stmicroelectronics, Inc. | Struktur und Bauelement zur Auswahl von Entwurfsmöglichkeiten in einem integrierten Schaltkreis |
| US5889414A (en) * | 1997-04-28 | 1999-03-30 | Mosel Vitelic Corporation | Programmable circuits |
| US6084803A (en) * | 1998-10-23 | 2000-07-04 | Mosel Vitelic, Inc. | Initialization of non-volatile programmable latches in circuits in which an initialization operation is performed |
| US6163492A (en) | 1998-10-23 | 2000-12-19 | Mosel Vitelic, Inc. | Programmable latches that include non-volatile programmable elements |
| US6621319B1 (en) * | 1999-09-29 | 2003-09-16 | Agere Systems Inc. | Edge-triggered toggle flip-flop circuit |
| TWI251900B (en) * | 2005-02-15 | 2006-03-21 | Neotec Semiconductor Ltd | Trimming fuse with latch circuit |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4228528B2 (en) * | 1979-02-09 | 1992-10-06 | Memory with redundant rows and columns | |
| JPS5685934A (en) * | 1979-12-14 | 1981-07-13 | Nippon Telegr & Teleph Corp <Ntt> | Control signal generating circuit |
| US4358833A (en) * | 1980-09-30 | 1982-11-09 | Intel Corporation | Memory redundancy apparatus for single chip memories |
| US4446534A (en) * | 1980-12-08 | 1984-05-01 | National Semiconductor Corporation | Programmable fuse circuit |
| US4546455A (en) * | 1981-12-17 | 1985-10-08 | Tokyo Shibaura Denki Kabushiki Kaisha | Semiconductor device |
| US4459685A (en) * | 1982-03-03 | 1984-07-10 | Inmos Corporation | Redundancy system for high speed, wide-word semiconductor memories |
-
1983
- 1983-02-04 JP JP58016273A patent/JPS59142800A/ja active Granted
-
1984
- 1984-01-27 CA CA000446244A patent/CA1208310A/en not_active Expired
- 1984-01-27 US US06/574,728 patent/US4614881A/en not_active Expired - Lifetime
- 1984-01-31 KR KR1019840000426A patent/KR900001740B1/ko not_active Expired
- 1984-02-02 DE DE8484300648T patent/DE3482343D1/de not_active Expired - Lifetime
- 1984-02-02 EP EP84300648A patent/EP0116440B1/en not_active Expired
- 1984-02-03 IE IE263/84A patent/IE55824B1/en not_active IP Right Cessation
Also Published As
| Publication number | Publication date |
|---|---|
| EP0116440A2 (en) | 1984-08-22 |
| US4614881A (en) | 1986-09-30 |
| DE3482343D1 (de) | 1990-06-28 |
| JPS59142800A (ja) | 1984-08-16 |
| KR900001740B1 (ko) | 1990-03-19 |
| CA1208310A (en) | 1986-07-22 |
| JPS6236316B2 (en:Method) | 1987-08-06 |
| EP0116440B1 (en) | 1990-05-23 |
| IE840263L (en) | 1984-08-04 |
| KR840008075A (ko) | 1984-12-12 |
| EP0116440A3 (en) | 1986-05-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| IE55824B1 (en) | Integrated semiconductor circuit device for generating a switching control signal | |
| US7855593B2 (en) | Semiconductor integrated circuit device | |
| US4546455A (en) | Semiconductor device | |
| US4984202A (en) | Low voltage-operated semiconductor integrated circuit | |
| KR960000680B1 (ko) | 반도체 메모리 장치 | |
| US4354256A (en) | Semiconductor memory device | |
| US4788457A (en) | CMOS row decoder circuit for use in row and column addressing | |
| IE54335B1 (en) | Semiconductor memory device | |
| US7764108B2 (en) | Electrical fuse circuit | |
| KR19990071414A (ko) | 내부 전원 회로를 갖는 반도체 회로 장치 | |
| US6509598B2 (en) | Semiconductor memory device having a redundant block and reduced power consumption | |
| KR100529454B1 (ko) | 신호 전송 시스템 | |
| US5952845A (en) | Semiconductor programmable test arrangement such as an antifuse ID circuit having common access switches and/or common programming switches | |
| KR100271744B1 (ko) | 반도체 메모리 장치 | |
| US4593383A (en) | Integated circuit memory | |
| WO1998007161A9 (en) | Programmable circuit having common access and/or programming switches | |
| JPH04271099A (ja) | スタティック型ram | |
| CN113406911A (zh) | Io电路及其控制方法 | |
| KR940002764B1 (ko) | 페일-세이프(fail-safe) 회로를 갖는 웨이퍼 스캐일 반도체장치 | |
| US4893274A (en) | Semiconductor memory device having level converters | |
| JPH0215956B2 (en:Method) | ||
| KR930003553B1 (ko) | 집적회로 컬럼수정(Column Repair)의 회로 | |
| JP2663586B2 (ja) | メモリ回路 | |
| US6809988B2 (en) | Semiconductor memory with address input selection circuits | |
| KR100304951B1 (ko) | 반도체메모리장치의칼럼리페어회로 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Patent lapsed |