HK68594A - Integrated circuit having latch-up protection circuit fabricated by complementary MOS technology - Google Patents

Integrated circuit having latch-up protection circuit fabricated by complementary MOS technology

Info

Publication number
HK68594A
HK68594A HK68594A HK68594A HK68594A HK 68594 A HK68594 A HK 68594A HK 68594 A HK68594 A HK 68594A HK 68594 A HK68594 A HK 68594A HK 68594 A HK68594 A HK 68594A
Authority
HK
Hong Kong
Prior art keywords
protection circuit
substrate
capacitor
substrate bias
electronic protection
Prior art date
Application number
HK68594A
Other languages
English (en)
Inventor
Winnerl Dr Josef
Werner Reczek
Original Assignee
Siemens Ag
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens Ag filed Critical Siemens Ag
Publication of HK68594A publication Critical patent/HK68594A/xx

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • H01L27/0921Means for preventing a bipolar, e.g. thyristor, action between the different transistor regions, e.g. Latchup prevention
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/205Substrate bias-voltage generators
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Nonlinear Science (AREA)
  • Electromagnetism (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
HK68594A 1986-09-26 1994-07-14 Integrated circuit having latch-up protection circuit fabricated by complementary MOS technology HK68594A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE3632828 1986-09-26

Publications (1)

Publication Number Publication Date
HK68594A true HK68594A (en) 1994-07-22

Family

ID=6310467

Family Applications (1)

Application Number Title Priority Date Filing Date
HK68594A HK68594A (en) 1986-09-26 1994-07-14 Integrated circuit having latch-up protection circuit fabricated by complementary MOS technology

Country Status (8)

Country Link
US (1) US4791317A (xx)
EP (1) EP0261370B1 (xx)
JP (1) JP2528794B2 (xx)
KR (1) KR960009992B1 (xx)
AT (1) ATE86798T1 (xx)
CA (1) CA1289202C (xx)
DE (1) DE3784608D1 (xx)
HK (1) HK68594A (xx)

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3681540D1 (de) * 1985-08-26 1991-10-24 Siemens Ag Integrierte schaltung in komplementaerer schaltungstechnik mit einem substratvorspannungs-generator.
US4918663A (en) * 1987-09-16 1990-04-17 Motorola, Inc. Latch-up control for a CMOS memory with a pumped well
JPH0179141U (xx) * 1987-11-18 1989-05-26
JPH0666443B2 (ja) * 1988-07-07 1994-08-24 株式会社東芝 半導体メモリセルおよび半導体メモリ
JPH071864Y2 (ja) * 1988-09-08 1995-01-18 三洋電機株式会社 レベル判別回路
JP2645142B2 (ja) * 1989-06-19 1997-08-25 株式会社東芝 ダイナミック型ランダムアクセスメモリ
JP2644342B2 (ja) * 1989-09-01 1997-08-25 東芝マイクロエレクトロニクス株式会社 入力保護回路を備えた半導体装置
US5200919A (en) * 1990-06-29 1993-04-06 Texas Instruments Incorporated Electrically-erasable, electrically-programmable read-only memory cell with a selectable threshold voltage and methods for its use
US5157280A (en) * 1991-02-13 1992-10-20 Texas Instruments Incorporated Switch for selectively coupling a power supply to a power bus
JPH07283405A (ja) * 1994-04-13 1995-10-27 Toshiba Corp 半導体装置の保護回路
JP3332123B2 (ja) * 1994-11-10 2002-10-07 株式会社東芝 入力保護回路及びこれを用いた半導体装置
DE19540169C1 (de) * 1995-10-27 1996-11-28 Texas Instruments Deutschland Integrierte CMOS-Schaltung mit Schaltung zur Latch-up-Verhinderung sowie Status-Speicher
US6023186A (en) * 1996-04-30 2000-02-08 Kabushiki Kaisha Toshiba CMOS integrated circuit device and inspection method thereof
US6078211A (en) * 1998-10-14 2000-06-20 National Semiconductor Corporation Substrate biasing circuit that utilizes a gated diode to set the bias on the substrate
US6380571B1 (en) 1998-10-14 2002-04-30 National Semiconductor Corporation CMOS compatible pixel cell that utilizes a gated diode to reset the cell
US7309898B1 (en) 2002-05-20 2007-12-18 International Business Machines Corporation Method and apparatus for providing noise suppression in an integrated circuit
US8810283B2 (en) * 2012-05-22 2014-08-19 Analog Devices, Inc. CMOS transistor linearization method
US9202760B2 (en) 2012-06-26 2015-12-01 Infineon Technologies Ag Semiconductor devices and structures
US10204906B2 (en) * 2016-12-16 2019-02-12 Intel Corporation Memory with single-event latchup prevention circuitry

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4303958A (en) * 1979-06-18 1981-12-01 Motorola Inc. Reverse battery protection
US4353105A (en) * 1980-12-08 1982-10-05 National Semiconductor Corporation CMOS Latch-up protection circuit
JPS5812349A (ja) * 1981-07-16 1983-01-24 Toshiba Corp 相補型mos半導体装置
CA1175503A (en) * 1981-07-17 1984-10-02 Andreas Demetriou Cmos turn-on circuit
JPS5873147A (ja) * 1981-10-27 1983-05-02 Mitsubishi Electric Corp 半導体集積回路装置
JPS58225664A (ja) * 1982-06-22 1983-12-27 Sanyo Electric Co Ltd C−mos集積回路
US4473758A (en) * 1983-02-07 1984-09-25 Motorola Inc. Substrate bias control circuit and method
JPH0828480B2 (ja) * 1983-09-30 1996-03-21 富士通株式会社 半導体集積回路装置
JPS6084864A (ja) * 1983-10-17 1985-05-14 Hitachi Ltd 半導体集積回路用給電装置
US4571505A (en) * 1983-11-16 1986-02-18 Inmos Corporation Method and apparatus of reducing latch-up susceptibility in CMOS integrated circuits
US4683488A (en) * 1984-03-29 1987-07-28 Hughes Aircraft Company Latch-up resistant CMOS structure for VLSI including retrograded wells
JPS6177421A (ja) * 1984-08-21 1986-04-21 ラテイス・セミコンダクター・コーポレーシヨン Cmosデバイスのラツチアツプを防止する回路と方法
US4670668A (en) * 1985-05-09 1987-06-02 Advanced Micro Devices, Inc. Substrate bias generator with power supply control means to sequence application of bias and power to prevent CMOS SCR latch-up

Also Published As

Publication number Publication date
CA1289202C (en) 1991-09-17
DE3784608D1 (de) 1993-04-15
KR880004578A (ko) 1988-06-07
ATE86798T1 (de) 1993-03-15
EP0261370A3 (en) 1988-09-14
JP2528794B2 (ja) 1996-08-28
US4791317A (en) 1988-12-13
KR960009992B1 (ko) 1996-07-25
EP0261370B1 (de) 1993-03-10
EP0261370A2 (de) 1988-03-30
JPS6388858A (ja) 1988-04-19

Similar Documents

Publication Publication Date Title
HK68594A (en) Integrated circuit having latch-up protection circuit fabricated by complementary MOS technology
US5343053A (en) SCR electrostatic discharge protection for integrated circuits
TW335513B (en) Semiconductor component for high voltage
ES8308156A1 (es) "una disposicion de circuito de proteccion de semiconductores".
DE3886428D1 (de) Integrierte Schaltung mit "Latch-up" Schutzschaltung in komplementärer MOS Schaltungstechnik.
HK68694A (en) Integrated circuit with latch-up protection circuit fabricated by complementary MOS technology
KR850005736A (ko) Cmos 직접회로
JPS54132753A (en) Referential voltage generator and its application
US4873668A (en) Integrated circuit in complementary circuit technology comprising a substrate bias generator
GB2212684A (en) Latch-up in integrated circuits
US6157070A (en) Protection circuit against latch-up in a multiple-supply integrated circuit
EP0161446A3 (en) Semiconductor integrated circuit comprising a protective transistor and a mos transistor with an ldd structure
US5517048A (en) Pad structure with parasitic MOS transistor for use with semiconductor devices
KR930009810B1 (ko) 기판바이어스회로를 구비한 반도체장치
EP0921619A3 (en) A power source circuit of a semiconductor integrated circuit
JPS5588372A (en) Lateral type transistor
EP0097338A3 (en) Reference voltage generating device
JPS54128295A (en) Mis-type semiconductor integrated circuit device
JPS55112618A (en) Constant voltage circuit
KR900007917B1 (ko) 시모스를 이용한 입력보호회로
JPS6112693Y2 (xx)
JPS5717227A (en) Integrated circuit device
JPS57157558A (en) Complementary mis integrated circuit device
JPS5797668A (en) Semiconductor device
JPS57166066A (en) Bias generating system for substrate

Legal Events

Date Code Title Description
PC Patent ceased (i.e. patent has lapsed due to the failure to pay the renewal fee)