FI894266A - Laite redundantin moniprosessorijärjestelmän käyttämiseksi elektronisen asetinlaitteen ohjausta varten - Google Patents
Laite redundantin moniprosessorijärjestelmän käyttämiseksi elektronisen asetinlaitteen ohjausta varten Download PDFInfo
- Publication number
- FI894266A FI894266A FI894266A FI894266A FI894266A FI 894266 A FI894266 A FI 894266A FI 894266 A FI894266 A FI 894266A FI 894266 A FI894266 A FI 894266A FI 894266 A FI894266 A FI 894266A
- Authority
- FI
- Finland
- Prior art keywords
- processor
- operating
- operation control
- brr
- processors
- Prior art date
Links
- 238000004886 process control Methods 0.000 abstract 2
- 230000004913 activation Effects 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/20—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements
- G06F11/202—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where processing functionality is redundant
- G06F11/2023—Failover techniques
- G06F11/2028—Failover techniques eliminating a faulty processor or activating a spare
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B61—RAILWAYS
- B61L—GUIDING RAILWAY TRAFFIC; ENSURING THE SAFETY OF RAILWAY TRAFFIC
- B61L1/00—Devices along the route controlled by interaction with the vehicle or train
- B61L1/20—Safety arrangements for preventing or indicating malfunction of the device, e.g. by leakage current, by lightning
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B61—RAILWAYS
- B61L—GUIDING RAILWAY TRAFFIC; ENSURING THE SAFETY OF RAILWAY TRAFFIC
- B61L19/00—Arrangements for interlocking between points and signals by means of a single interlocking device, e.g. central control
- B61L19/06—Interlocking devices having electrical operation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/20—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements
- G06F11/202—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where processing functionality is redundant
- G06F11/2023—Failover techniques
- G06F11/2025—Failover techniques using centralised failover control functionality
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/161—Computing infrastructure, e.g. computer clusters, blade chassis or hardware partitioning
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/20—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements
- G06F11/202—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where processing functionality is redundant
- G06F11/2038—Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements where processing functionality is redundant with a single idle spare processing component
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Mechanical Engineering (AREA)
- Quality & Reliability (AREA)
- Software Systems (AREA)
- Mathematical Physics (AREA)
- Automation & Control Theory (AREA)
- Hardware Redundancy (AREA)
- Electric Propulsion And Braking For Vehicles (AREA)
- Safety Devices In Control Systems (AREA)
- Multi Processors (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP88114889 | 1988-09-12 | ||
EP88114889A EP0358785B1 (de) | 1988-09-12 | 1988-09-12 | Einrichtung zum Betrieb eines redundanten Mehrrechnersystems für die Steuerung eines elektronischen Stellwerkes in der Eisenbahnsignaltechnik |
Publications (4)
Publication Number | Publication Date |
---|---|
FI894266A0 FI894266A0 (fi) | 1989-09-11 |
FI894266A true FI894266A (fi) | 1990-03-13 |
FI96068B FI96068B (fi) | 1996-01-15 |
FI96068C FI96068C (fi) | 1996-04-25 |
Family
ID=8199298
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
FI894266A FI96068C (fi) | 1988-09-12 | 1989-09-11 | Laite redundantin moniprosessorijärjestelmän käyttämiseksi elektronisen asetinlaitteen ohjausta varten |
Country Status (5)
Country | Link |
---|---|
EP (1) | EP0358785B1 (fi) |
AT (1) | ATE97753T1 (fi) |
DE (1) | DE3885896D1 (fi) |
FI (1) | FI96068C (fi) |
ZA (1) | ZA896906B (fi) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2682201B1 (fr) * | 1991-10-04 | 1994-01-14 | Aerospatiale Ste Nationale Indle | Procede de discrimination temporelle de pannes dans un systeme hierarchise de traitement de donnees, et systeme hierarchise de traitement de donnees adapte a sa mise en óoeuvre. |
US5428769A (en) * | 1992-03-31 | 1995-06-27 | The Dow Chemical Company | Process control interface system having triply redundant remote field units |
EP1020797B1 (en) * | 1999-01-11 | 2004-05-06 | Koken Co., Ltd. | Fault tolerant computer system |
DE10006760B4 (de) * | 2000-02-15 | 2005-02-24 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Herstellung eines Protein Biosensors mit einer definierten Bindematrix |
US8572431B2 (en) * | 2005-02-23 | 2013-10-29 | Barclays Capital Inc. | Disaster recovery framework |
DE102005046456B4 (de) * | 2005-09-20 | 2007-06-06 | Siemens Ag | Verfahren zur Bestimmung des Orts und/oder einer Bewegungsgröße von sich bewegenden Objekten, insbesondere von sich bewegenden spurgebundenen Fahrzeugen |
DE102016225424A1 (de) * | 2016-12-19 | 2018-06-21 | Siemens Aktiengesellschaft | Eisenbahnanlage sowie Verfahren zu deren Betrieb |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3323269A1 (de) * | 1983-06-28 | 1985-01-10 | Siemens AG, 1000 Berlin und 8000 München | Einrichtung zum betrieb eines rechnergesteuerten stellwerkes |
US4718002A (en) * | 1985-06-05 | 1988-01-05 | Tandem Computers Incorporated | Method for multiprocessor communications |
US4710926A (en) * | 1985-12-27 | 1987-12-01 | American Telephone And Telegraph Company, At&T Bell Laboratories | Fault recovery in a distributed processing system |
FR2606184B1 (fr) * | 1986-10-31 | 1991-11-29 | Thomson Csf | Dispositif de calcul reconfigurable |
-
1988
- 1988-09-12 EP EP88114889A patent/EP0358785B1/de not_active Expired - Lifetime
- 1988-09-12 AT AT88114889T patent/ATE97753T1/de not_active IP Right Cessation
- 1988-09-12 DE DE88114889T patent/DE3885896D1/de not_active Expired - Fee Related
-
1989
- 1989-09-11 ZA ZA896906A patent/ZA896906B/xx unknown
- 1989-09-11 FI FI894266A patent/FI96068C/fi not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
FI894266A0 (fi) | 1989-09-11 |
ZA896906B (en) | 1990-06-27 |
FI96068C (fi) | 1996-04-25 |
DE3885896D1 (de) | 1994-01-05 |
EP0358785A1 (de) | 1990-03-21 |
ATE97753T1 (de) | 1993-12-15 |
EP0358785B1 (de) | 1993-11-24 |
FI96068B (fi) | 1996-01-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0496506A3 (en) | A processing unit for a computer and a computer system incorporating such a processing unit | |
KR850000718A (ko) | 멀티 프로세서시스템 | |
HK1012742A1 (en) | Microprocessor architecture capable of supporting multiple heterogeneous processors | |
EP0712076A3 (en) | Multiprocessor distributed communication system | |
CA2123447A1 (en) | Scalable System Interrupt Structure for a Multiprocessing System | |
BR9002281A (pt) | Dispositivo de atendimento de pedidos de interrupcao num sistema de processamento de dados sem utilizar os servicos de um sistema operacional e respectivo metodo | |
AU585076B2 (en) | Interrupt handling in a multiprocessor computing system | |
FI96068B (fi) | Laite redundantin moniprosessorijärjestelmän käyttämiseksi elektronisen asetinlaitteen ohjausta varten | |
KR960025089A (ko) | 멀티플렉싱 버스상에 쇼 사이클을 제공하는 방법 및 데이타 프로세서 | |
KR870011540A (ko) | 멀티 프로세서 시스템의 시스템 관리장치 | |
JPS575162A (en) | Redundant system controller | |
KR940000976A (ko) | 다중 프로세서 시스템의 부팅방법 및 장치 | |
ES8203520A1 (es) | Un metodo de funcionamiento para controles de proceso con sistemas de minicomputadores libres de fallos | |
KR970071242A (ko) | 다중처리 시스템의 데이타 경로 제어장치 | |
JPS56143067A (en) | Multiprocessor control system | |
KR840000126A (ko) | 멀티포로세서 시스템에 있어서의 데이터전송장치 | |
KR930018386A (ko) | 슬레이브 보드 제어장치 | |
KR960018958A (ko) | 다중 프로세서 시스템에서 아토믹 명령어 수행시 데이타 버퍼를 사용한 메인 메모리 액세스 장치 | |
KR970071310A (ko) | 로칼 버스 제어 장치 | |
KR910012927A (ko) | 효율적인 시스템 제어를 위한 슬롯 어드레스 | |
JPH03252851A (ja) | プロセッサ間通信方式 | |
SE9003975L (en) | Multiprocessor system with main and subordinated computers - has main computer connected to subordinate computers via system bus subordinate computer bus drivers giving direct access to arc internal components | |
JPS63265352A (ja) | マルチプロセツサシステムにおける自己識別方式 | |
KR910013827A (ko) | 사설교환기에 있어서 이중화 구현방법 | |
JPS648454A (en) | Control area monitoring system for virtual computer system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
BB | Publication of examined application | ||
MM | Patent lapsed |
Owner name: SIEMENS AKTIENGESELLSCHAFT |