EP1721407A1 - Dispositif d'interface et procede de synchronisation de donnees - Google Patents

Dispositif d'interface et procede de synchronisation de donnees

Info

Publication number
EP1721407A1
EP1721407A1 EP05734842A EP05734842A EP1721407A1 EP 1721407 A1 EP1721407 A1 EP 1721407A1 EP 05734842 A EP05734842 A EP 05734842A EP 05734842 A EP05734842 A EP 05734842A EP 1721407 A1 EP1721407 A1 EP 1721407A1
Authority
EP
European Patent Office
Prior art keywords
clock
input
output
data
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP05734842A
Other languages
German (de)
English (en)
Inventor
Jörn Angel
Georg Stäbner
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Publication of EP1721407A1 publication Critical patent/EP1721407A1/fr
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0008Synchronisation information channels, e.g. clock distribution lines
    • H04L7/0012Synchronisation information channels, e.g. clock distribution lines by comparing receiver clock with transmitter clock
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals

Definitions

  • the invention relates to an interface device for the synchronous transmission of a data word and a method for synchronizing a data word between two circuit blocks clocked at the same frequency.
  • a circuit block In the case of a data exchange, a circuit block outputs the data to be exchanged at its output during a clock cycle, for example on a rising edge of its clock signal.
  • the second circuit block reads the data present at its input on a rising clock edge of its clock signal and processes it further. Due to the phase difference of the two clock signals of the circuit blocks from one another, the data output is provided or the reading process at the data input takes place at different times in each case. It can therefore happen that a read cycle starts before the first circuit block has made the data to be transferred available at its data output. This results in data loss and thus an error in the data transmission between the blocks.
  • synchronization circuits and, in particular, so-called FIFO buffers are connected between the individual circuit blocks.
  • the buffer circuits used temporarily store the data to be transferred in flip-flop circuits and output them again if necessary.
  • the data that are stored first in the buffer are also released as the first data.
  • FIG. 3 shows an example of a synchronous interface with a FIFO buffer.
  • the synchronization circuit 3 is connected between the two circuit blocks 1 and 2.
  • the circuit block 1 emits a data word at its output at each clock period of its clock signal.
  • the data word comprises one or more dates and is stored in one of the three register banks 32 connected in parallel.
  • the register banks 32 each comprise a plurality of flip-flop circuits connected in parallel, each of which stores a date of the data word.
  • the control device 31 selects which of the three register banks 32 the data word of the circuit block 1 is stored in.
  • the stored data word is read out via a multiplexer unit 33, which uses a control signal from the control unit 31 to send one of the three register banks 32 to the output of the Synchronization circuit 3 switches and thus feeds the data word to the second circuit block 2.
  • the data word is delivered in the order in which it was also stored in the register banks 32.
  • n storage locations are therefore necessary for the synchronization of n data present in parallel, which result in a data word.
  • Each of the register banks 32 shown thus contains n memory locations.
  • the third register bank is required to ensure that large fluctuations in the phase relationship between the clock signal of the first circuit block and the clock signal of the two- th circuit blocks in the positive as well as in the negative direction. Especially in the case of circuit blocks whose data word to be synchronized comprises a great deal of parallel data, the need for a third storage location per data in the synchronization circuit leads to a large number of storage locations. This increases the space requirement and creates additional costs.
  • the object of the invention is to provide an interface device with reduced effort, which requires only two register banks for synchronization.
  • Another object of the invention is to provide a method for synchronizing a data word between two circuit blocks clocked at the same frequency with simple means.
  • an interface device for the synchronous transmission of a data word comprises a data input for the data word and a data output for the data word.
  • a first register device and a second register device connected in parallel to the first are coupled with one input each to the data input and have a selection input and an output.
  • the first and second register devices are designed to store a data word present on the input side and to deliver the data word to the output.
  • the interface device further comprises a selection means which is connected to the output of the first register device and to the output of the second register device.
  • the means is for coupling the output of the first or second register ter device with the data output depending on an actuating signal.
  • the means thus forms a multiplexer unit.
  • the interface device further comprises a first clock input for supplying a first clock signal and a second clock input for supplying a second clock signal.
  • a synchronization device which is coupled to the selection means with the first and the second clock input and with an actuating output.
  • the synchronization device is designed to emit a selection signal derived from the first clock signal for a selection of the first or the second register device for storing a data word present at the data input.
  • the device is preferably designed to emit a selection signal to the first and the second register device.
  • the synchronization device is designed to emit the control signal to the control output, the control signal being derived from the selection signal and the second clock signal.
  • a third register device with additional storage locations is not required.
  • a synchronization between the clock signals of the two circuit blocks is concentrated on the synchronization device instead of using the three register banks for this as before.
  • This device only has to be designed once for the entire interface device. It ensures that the data to be exchanged between the circuit blocks is ready at the right time at the output of the interface device according to the invention without errors.
  • the data word to be transmitted is present at the output of the interface device according to the invention at the point in time at which the circuit block is on Data word applied to its input is accepted and processed.
  • the implementation effort of the invention is thereby less and less with a synchronous exchange of many parallel data in comparison to the conventional implementation with three register banks.
  • the first and the second register device comprise a clock signal input which forms the selection input.
  • the first and the second register device are designed to deliver a data word present at their data input to an output of an edge of a clock signal derived from the selection signal.
  • These register devices which are known from the prior art, can thus continue to be used.
  • the register devices contain several flip-flop circuits arranged in parallel for each individual date of the data word.
  • a first buffer circuit is connected between the data input of the interface device and the first and second register devices. This is designed to deliver a data word present at the data input of the interface device to the first and the second register device on a clock edge of the first clock signal. This is preferably the falling clock edge. This ensures that a valid data word is present at the data input of the first and second register devices when the first and second register devices are increasing Edge of the applied clock signal takes over the data word at its data input.
  • a second buffer device is connected between the selection means and the data output of the interface device. It is designed to deliver a data word output at the data output of the selection means to the output of the interface device on a falling clock edge of the second clock signal. This ensures that the data word synchronized with the second clock signal is securely present at the data output of the interface device on a rising clock edge of the second clock signal. In this way, the data word with this clock edge of the second clock signal can be transferred to the circuit block for further processing.
  • the direction of the clock edges in the first or second buffer circuit can also be interchanged.
  • the synchronization device comprises a selection means or a selector, which is designed to generate the selection signal for selecting the respective other register device at each clock period of the first clock signal.
  • the selection signal is formed in such a way that it alternately selects between the two register devices.
  • the frequency of the selection signal corresponds to half the frequency of the first clock signal.
  • the selection means or the selector preferably comprises a D-toggle flip-flop clocked with the first clock signal.
  • the data output of the toggle flip-flop is coupled to a first input of a first logic gate and via an inverter to its first input of a second logic gate and to its data input.
  • the feedback D-toggle flip-flop therefore acts as a frequency divider, which the fre- frequency of the first clock signal halved.
  • any other circuit that generates a clock signal at half the frequency of the input clock can be used.
  • a second input of the first and the second logic gate is coupled to the first clock input and the output of the first logic gate is connected to the selection input of the first register device in order to emit the selection signal.
  • the output of the second logic gate is coupled to the selection input of the second register device.
  • the synchronization device comprises a scanning device clocked with the second clock signal.
  • the scanning device is designed to detect a change in the selection signal and to deliver the actuating signal to the selection means.
  • the control signal is switched so that it connects the output of the register device selected by the selection signal with the data output of the interface device.
  • the synchronization device is designed such that the data output of the selected register device is switched to the data output of the synchronization device. This ensures that the register device is only switched to the output of the synchronization device when a valid data word is emitted by the register device.
  • the scanning device for detecting a change comprises a first and at least a second flip-flop circuit.
  • the selection signal can be fed to the data inputs of the first and the at least one second flip-flop circuit.
  • a clock input of the first flip-flop circuit is connected to the second clock input and a clock input of the at least one second flip-flop circuit is connected to the second clock input via at least one first delay element.
  • the delay element is designed for a time delay of the second clock signal.
  • the scanning device contains a third flip-flop circuit whose clock input is connected to the second clock input via a second delay element. is coupled.
  • the data input of the third flip-flop circuit is connected to the data outputs of the first and the at least one second flip-flop circuit via at least one logic gate.
  • the logic circuit is designed to evaluate the temporal detection of a change in the selection signal by the first and the at least one second flip-flop circuit.
  • the data output of the third flip-flop circuit is preferably coupled to the control input of the selection means. The control signal of the synchronization device can thus be tapped at the data output of the third flip-flop circuit.
  • the method for synchronizing a data word comprises selecting one of the two register devices by means of a selection signal.
  • the value of the selection signal is assigned to one of the register devices.
  • a data word output by the first circuit block is transferred to the selected register device with a rising clock edge of a first clock signal.
  • the selection signal is detected by evaluating the time behavior of the selection signal with a second clock signal. This detects which of the two register devices was selected to take over the data word output by the circuit block. After such a detection, the adopted data word is delivered to the second circuit block on a rising clock edge of the second clock signal.
  • the synchronization is thus concentrated on detection of a level transition in the selection signal. This detection is carried out by evaluating the comparison of the selection signal with the second clock signal over time. Therefore, only two register devices are necessary for the synchronization, in which the data word to be synchronized is alternately adopted. As soon as it is ensured that the register device has taken over the data word present at the input of the interface device, this is output at the data output with the clock of the second clock signal.
  • the selection signal is generated with a first and a second logic level.
  • the first and the second logic level are inverted with each clock period of the first clock signal, one of the two register devices being assigned to each logic level.
  • the selection signal is therefore a signal that inverts its level with each period of the first clock signal.
  • the selection signal is generated from the first clock signal by halving the first clock signal.
  • the logically high level is assigned to the first register device, the logically low level to the second register device.
  • the selection signal can thus preferably be used directly for generating a clock signal for the register devices.
  • a phase offset of half a clock period of the first clock signal for the respective selection signals is provided at the clock input of the first and second register devices.
  • These signals can preferably be generated by applying the selection signal and the first clock signal to a first logic gate and inverting the selection signal and applying the inverted selection signal and the first clock signal to a second logic gate.
  • a third and a fourth clock signal with a pulse duty factor of 3: 1 are generated, the third clock signal having a phase shift of half a clock period from the fourth clock signal.
  • the third clock signal is fed to the clock input of the first register device and the fourth clock signal to the clock signal of the second register device. With a rising clock edge at the clock input, the register devices thus take over a data word output by the first circuit block.
  • the selection signal is preferably detected by detecting a clock edge of the selection signal by means of a logical evaluation.
  • the exact time detection takes place by delaying the second clock signal and then feeding the second delayed clock signal to a clock input of a flip-flop circuit.
  • the data output of the flip-flop circuit is only switched when there is a level transition in the selection signal.
  • the output signals of the data output of the flip-flop circuits are evaluated in the logic circuit and from this the time is determined at which the data word stored in the registration device can be transferred to the output of the synchronization device.
  • FIG. 1 shows a first exemplary embodiment of the invention
  • FIG. 2 shows a detailed block diagram of an interface device
  • FIG. 3 shows a known interface device
  • Figure 4 is a timing diagram with selected signals within the interface device.
  • FIG. 1 shows a schematic block diagram with the interface device according to the invention.
  • An interface is required when data is exchanged between different blocks, the circuit blocks being clocked with their own clock signal.
  • the clock signal for the first circuit block as well as for the second circuit block have the same frequency, but their phase relationship to one another is different. It can also be changed by jitter or natural fluctuations.
  • the interface device allows the synchronous exchange of data between the circuit blocks.
  • the term synchronous here means the correct delivery of the data word present at the input of the interface device at its output when the second circuit block is ready to take it over.
  • the "synchronous" exchange thus ensures that the correct data word to be exchanged is taken over by the second circuit block with a clock edge of the second clock signal.
  • an interface device 4 is connected between the output 11 of a first circuit block 1 and the input 21 of a second circuit block 2.
  • the interface device 4 contains a data input 41 for the data word to be transmitted, which is connected to the input 11 of the first circuit block, and a data output. gear 42 for the delivery of a data word, which is connected to the input 21 of the second circuit block 2.
  • the interface device according to the invention comprises two clock inputs 43 and 44.
  • a clock signal T1 is present at the first clock input 43, which is also the clock signal of the first circuit block 1.
  • a second clock signal T2 is present at the second clock input 44 and is also used as a clock signal for the second circuit block 2.
  • the two inputs are thus designed for clock signals of the first and second circuit blocks 1, 2.
  • the data input 41 is connected to a first register device 6 and a register device 7 connected in parallel thereto.
  • the two register devices 6 and 7 temporarily store a data word DW applied to the data input 41 and each output this at their output.
  • the storage and the delivery of the data word is done via a control input 61 or 71 for the register devices 6 or
  • the outputs of the register devices 6 and 7 are connected to a multiplexer unit 8.
  • the output 84 of the multiplexer unit 8 is connected to the data output 42 of the interface device 4.
  • the interface device 4 further comprises a synchronization means or a synchronization device 5.
  • the synchronization means 5 has two inputs 51 and 52. The first input 51 is connected to the first clock input 43 and the second input 52 to the second clock input 44.
  • the device 5 contains a selection or selection means or selector 56.
  • the selection means 56 generates a selection signal from the clock signal at input 43. The selection signal is output as a selection signal either at the output 53 or 54.
  • the selection means 56 selects the register device 6 or 7 via the signal, so that the selected register device buffers the next data word DW present at the data input 41.
  • the selection means 56 generates a selection signal and outputs it at the data output 53. With the next rising clock edge of the first clock signal at clock input 43, the selection signal is output at output 53. The rising clock edge of the first clock signal also causes a data word DW output by circuit block 1 to be present at data input 41.
  • the register device 6 is controlled by the selection signal at the output 53, so that it temporarily stores the data word DW present at the data input 41.
  • the selection means With the next rising clock edge of the first clock signal at clock input 43, the selection means generates a selection signal at output 54, so that register device 7 is activated. Since a new data word is present at the data input 41 with this clock edge, this is now transferred to the register device 7.
  • the selection or selection means 56 outputs the selection signal to a scanning device 57.
  • the scanning device is connected to the second input 52 and thus to the second clock input 44 for the second clock signal.
  • the scanning device 57 is designed such that it uses the selection signal to recognize in which register device 6 or 7 the data word DW present at the data input 41 is stored. This takes place, for example, in that a transition of a level from the selection signal takes place from a first level to a second level, the transition indicates the point in time for a transfer of the data word into the correspondingly selected register device.
  • the scanning device 57 thus registers a transition, the adopted data word is output at the data output of the selected register device. From this point in time, the data word can therefore be passed on to the data output 42 of the interface device 4.
  • the scanning device 57 generates a control signal MUX at the control output 55 from the second clock signal at the second clock input 44 and the transition of the selection signal.
  • the control output 55 is connected to the control input 81 of the data multiplexer 8.
  • the multiplexer 8 thus switches depending on the control signal MUX at the input 81 at the point in time at which it is ensured that a valid data word is present at the corresponding input 82 or 83.
  • the selection means 56 and the scanning device 57 register a phase shift of the two clock signals relative to one another in the positive as well as in the negative direction and the switching of the multiplexer unit 8 is controlled in such a way that the data words present at the data input 41 of the synchronization circuit 4 are clock and phase synchronized with the second clock signal are output at the second clock input 44 at the data output 42 of the interface device 4. As a result, data is exchanged synchronously with the clocks of the two circuit blocks 1 and 2.
  • FIG. 2 A detailed embodiment of the interface device 4 is shown in FIG. 2. The same components have the same reference numerals.
  • the interface device according to the invention shown in FIG. 4 is controlled with positive clock edges.
  • a positive clock edge indicates a rising Clock edge, a negative clock edge is equivalent to a falling clock edge.
  • the interface device shown in FIG. 2 is designed for the synchronous exchange of a data word from a plurality of parallel data between two circuit blocks.
  • six parallel data form a data word.
  • the interface device shown here can also be used to synchronize data words with significantly more parallel data. To do this, simply increase the number of parallel flip-flop circuits in the individual components of the data path marked by a thick line.
  • the data input 41 for the data word DW is connected to an input D of a buffer circuit 9 comprising a plurality of flip-flop circuits connected in parallel.
  • the outputs of the flip-flop circuits connected in parallel form the output Q of the data buffer 9 and are each connected to the input D of the register devices 6 and 7.
  • the register devices 6 and 7, which are also referred to as register banks 6 and 7, also comprise a plurality of flip-flop circuits connected in parallel.
  • a flip-flop circuit is provided for storing a date of the data word.
  • the outputs Q of the register devices 6 and 7 are connected to the inputs 82 and 83 by a multiplexer unit.
  • the output 84 of the multiplexer unit 8 is in turn connected to a data input D of a second buffer circuit 9A.
  • the buffer circuit 9A like the buffer circuit 9, comprises the same number of flip-flops connected in parallel which transmit their data to the data outputs at their respective outputs Q. deliver gear 42.
  • the input buffer 9 as well as the output buffer 9A are optional components of the interface device 4 according to the invention, which enable additional security in the provision of the data. A write or read error in the register devices is prevented by the two buffer circuits.
  • the clock signal input of the buffer circuit 9 is connected via an inverter 561 to the first clock input 43 for the first clock signal T1.
  • the buffer circuit 9 reads a data word present at the input 41 and outputs it to its data output Q again.
  • the clock signal T1 inverted with the inverter 561 is also fed to a clock signal input of a D-toggle flip-flop 60.
  • the data input D of the D-toggle flip-flop 60 is connected to the data output Q of the D-toggle flip-flop 60 via an inverter 601.
  • the output of the D toggle flip-flop 60 is fed back to its input and thus inverts its output Q on each falling clock edge of the first clock signal T1. It therefore also acts as a frequency divider.
  • the signal emitted at its output is the selection signal SEL for the selection of the register device 6 or 7, which next takes over a data word.
  • the output Q of the D toggle flip-flop 60 ' is also connected to a first input of a logic AND gate 607, the second input of which is connected to the first clock input 43.
  • the data input of the D toggle flip-flop 60 which is connected to the output of the inverter 601, is also connected to a first input of a second logic AND gate 606.
  • the second input of the logi- see AND gate 606 is connected to the first clock input 43.
  • the outputs of the logical AND gates 606 and 607 lead to an inverter 605 and 604, respectively.
  • the output of the inverter 605 forms the output 53 for the selection signal R0.
  • the output of the inverter 604 forms the output 54 for the signal R1 and is connected to the clock signal input of the register device 7.
  • the selection signal R0 as well as the selection signal Rl thus form a clock signal for the register devices 6 and 7. In the event of a rising or positive clock edge of the respective output signals R0 or Rl, these take over a data word DW applied to their data input D into their buffer and give this at the Q output.
  • the clock inputs of the two register devices 6 and 7 thus represent the two selection inputs 61 and 71 according to FIG. 1.
  • the flip-flop 60 and the logic gates 606 and 607 form the selection or selection means 56.
  • the logic gates 606 and 607 generate the selection signals R0 and Rl from the selection signal SEL and the first clock signal Tl, each of which has a pulse duty factor of 1: 3.
  • the clock period of the two signals R0 and Rl is twice as large as the clock period of the first clock signal Tl.
  • the two signals R0 and Rl are out of phase with each other by half a period of their clock.
  • the first register device 6 takes over the data word present at its data input on a rising clock edge of the first clock signal T1 and outputs it at the output Q.
  • the second register device 7 takes over the data word DW present at its data input D.
  • the data word present at the input is always taken over alternately by the register device 6 or 7 at each clock period and passed on to its respective output.
  • the information in which of the two register devices 6 and 7 the data word is next transferred is important for the synchronous data exchange.
  • the flip-flop circuit 61 is used. Data input is connected to the data output Q of the toggle flip-flop 60.
  • the clock input of the flip-flop 61 is connected to the first clock input. With each rising clock edge of the first clock signal T1, the information in which of the two register devices 6 and 7 are currently present is passed on to the output Q of the flip-flop circuit 61 in the form of the selection signal SEL ⁇ .
  • the flip-flop circuit 61 simultaneously forms the interface which logically combines the first clock signal T1 and the second clock signal T2> in order to ensure error-free data exchange.
  • the selection switch 8 is now to be switched so that it connects the register device, to which new data are present, to the buffer circuit 9A. In the exemplary embodiment shown, it is provided that this takes place with the rising edge of the output clock T2, so that the data present at the data input D of the buffer circuit 9A are transferred to the buffer circuit 9A in synchronism with the falling output edge of the second clock signal and at the data output 42 of the interface device 4 can be delivered.
  • the output Q of the flip-flop circuit 61 is connected to a respective data input of a first, second and third sampling flip-flop 63, 64, 65.
  • the clock signal input of the first sampling flip-flop 63 is connected to the second clock input 44 of the interface device according to the invention.
  • the clock signal input of the second sampling flip-flop 64 is via a delay element 71 with the second clock input connected.
  • the clock input for the third sampling flip-flop 65 is in turn coupled to the second clock input 44 via the delay element 72 and the delay element 71.
  • the second clock signal T2 is delayed by the two delay elements 71 and 72 and reaches the clock inputs of the scanning flip-flops 63, 64 and 65 at different times.
  • a sampling of the selection signal SEL ⁇ , which is output from the output Q of the flip-flop 61 is delivered is carried out at three different times. If there is a transition in the selection signal SEL from a high level to a low level or vice versa during this period, this is registered by at least one of the three scanning flip-flops 63, 64 and 65.
  • the register device 6 is switched to the register device 7 by the selection signal SEL.
  • the data word DW present at the data input 41 is taken over into the register bank 7 and at the same time a positive edge of the selection signal SEL is generated at the output Q of the flip-flop 61.
  • the positive edge at the output of the flip-flop 61 takes place, for example, at a point in time which is slightly later than the rising clock edge of the second clock signal T2.
  • the first sampling flip-flop 63 registers a low level of the selection signal SEL 'at its data input on the rising clock edge of the second clock signal T2 and outputs it inverted at its output QN.
  • the rising clock edge of the second clock signal T2 is delayed by the delay element 71. If the selection signal SEL changes to the other level during this delay time, this is done by the scanning flip-flop 64 and also by the Tast flip-flop 65 registered and a correspondingly inverted signal emitted at their outputs QN. This indicates that the register device 7 now contains the next data word and that its output is to be coupled to the output 42 of the interface device 4.
  • Switching the register banks from bank 6 to bank 7 is characterized by a positive edge in the selection signal SEL or SEL X , while switching the register device from device 7 to device 6 is represented by the corresponding negative edge.
  • the sampling flip-flops 63, 64 and 65 detect this transition in the selection signal at different times due to the delay elements connected to their clock inputs.
  • the logic levels 0-0-1 and 0-1-1 for the inverting outputs QN of the scanning flip-flops 63, 64 and 65 identify a negative clock edge of the selection signal SEL and thus a transition of the registration device from 7 to 6.
  • the order 1-0-0 and 1-1-0 of the output levels indicate a positive transition of the selection signal SEL 'and thus a transition of the register device from 6 to 7.
  • the output of the first sampling flip-flop 63 is connected to an inverter 81 and to a first input of a NAND gate 82.
  • the inverting output QN of the scan flip-flop 64 is connected to a second input of the gate 82.
  • the inverted output QN of the flip-flop 65 is connected to an inverter 83 and to a third input of the NAND gate 82.
  • the outputs of the inverters 81 and 83 are connected to the inputs of a NAND gate 84.
  • the output of the NAND gate 82 is connected to the first input of a NAND gate 85.
  • the outputs of the two NAND gates 84 and 85 are one another NAND gate 86 connected. Its output is connected to a data input of a selection flip-flop circuit 90.
  • the clock input of the selection flip-flop circuit 90 is connected to the second delay element 72 via a further delay element 73.
  • the inverted output QN of the selection flip-flop 90 is fed back to the second input of the logic NAND gate 85.
  • it is connected to the control input 81 of the selection means 8 via an inverter 91, which forms the output 55 for the control signal MUX.
  • the complete logic circuit comprising the logic gates 81 to 86 and the selection flip-flop 90 generates the actuating signal MUX from the information data output by the scanning flip-flops.
  • the control signal MUX switches the selection switch 8 to the input at which the next data word to be output at the data output 42 is present.
  • the toggle flip-flop 90 which is driven by a positive clock edge of the second clock signal T2 delayed by the delay devices 71, 72 and 73, thus outputs an actuating signal MUX to the control input 81 of the selection means 8.
  • the data output by the register device 6 or 7 is safely accepted by the buffer circuit 9A with the next falling clock edge of the second clock signal T2 and output to the data output 42.
  • the delay element 73 is sufficiently large in the time delay of the second clock signal.
  • the logic circuit from the gates 81 to 86 is already completely switched before the rising clock edge of the clock signal T2 switches the output QN of the toggle flip-flop 90. Sufficient time remains until the falling clock edge of the second clock signal T2, which applies the data word output by the multiplexer 8 to the output 42 of the interface device 4.
  • the selection flip-flop 90, the inverter 91 and the selection means have then already switched over. The delays required thereby determine the maximum sampling frequency of the first and the second clock signal.
  • FIG. 3 shows a time course of various signals.
  • the first curve shows the first clock signal T1 with a specific frequency.
  • the selection signal SEL switches from the logic low level 0 to the logic high level 1.
  • the selection signal SEL is inverted again by the toggle flip-flop 60.
  • the toggle flip-flop acts as a frequency divider for the first clock signal T1.
  • the selection signal SEL is fed to the logic gates 606 and 607 together with the first clock signal.
  • the output signals Rl and R0 result from the logical combination and the inversion connected to it through inverters 605 and 604, respectively.
  • the clock ratio of 1: 3 can be clearly seen, the logically high level for the respective selection signal Rl or R0 being only half a clock period of the first clock signal T1. Furthermore, the two signals Rl and R0 are out of phase with each other by half a period of their clock period. The respective rising edge of the signal Rl or R0 always occurs at the time of a rising edge of the first clock signal.
  • the register device 7 With each rising clock edge of the signal R1, the register device 7 takes over a data word DW present at the input. The same applies to the register device 6. This too takes over with every rising clock edge of its clock signal R0 a data word present at the input. Thus, a data word present at the data input is transferred to the respective register device alternately with each rising clock edge of the first clock signal T1.
  • the selection signal SEL produces a transition from a logic low to a logic high level, which indicates that the data word present at the input is to be transferred to the register device 7 on the next rising clock edge of the first clock signal T1.
  • the selection signal SEL is only accepted by the flip-flop 61 with the subsequent rising clock edge of the clock signal T1 and is output as a selection signal SEL 'at its output Q. It is therefore out of phase with the selection signal SEL generated by the D toggle flip-flop 60 by half a period.
  • the selection signal SEL ' has a rising edge at the time of a rising edge of the signal Rl, a falling edge at a rising edge of the signal R0.
  • the selection signal SEL ' is present at the respective data inputs of the scanning flip-flops 63 to 65 with a logic high level. This is also assigned to the register device 7.
  • the output clock is 90 ° out of phase with the first clock signal T1.
  • Tz at which the selection signal SEL 'has not yet changed, a rising edge occurs in the second clock signal T2.
  • the scanning flip-flop 63 thus does not yet register a level change in the selection signal SEL '.
  • the rising clock edge of the second clock signal T2 is delayed and reached by the delay elements 71 and 72, respectively at later times to the respective clock inputs.
  • the scan flip-flops register a level change, which they emit at their outputs.
  • the new logic levels 1-0-0 at the inputs of the logic gates 81, 82 and 83 are processed by them and a signal with a logic high level is generated therefrom which is fed to the selection flip-flop 90 at its data input D.
  • the rising edge of the clock signal T2 reaches the clock input of the flip-flop 90 and generates a logic low level at its inverted output.
  • the selection flip-flop 90 thus evaluates the information into which register bank has just been written as well as the previous position of the multiplexer 8.
  • the first information results from the selection signal SEL ', the second from the output of the selection flip-flop 90 itself.
  • the output level of the selection flip-flop 90 is only changed when the selection signal SEL' changes.
  • the register device 7 switches the data word present at its data input D to its output Q at approximately the same time due to a rising clock edge in the signal R1. It is therefore present at the output 83 of the multiplexer unit 8.
  • the control signal MUX output by the flip-flop 90 and inverted by the inverter 91 is applied to the control input 81 of the switching device 8.
  • the switching device 8 then switches the input 83 to its output and thus feeds the data word output by the register device 7 to the input D of the output buffer circuit 9A.
  • the data word is output by the output buffer circuit 9A to the data output 42 of the interface device 4.
  • the selection signal SEL ' changes to the logic low level and thus indicates that the register device 6 has taken over the next data word.
  • this change in the selection signal SEL ' is registered again, whereupon the selection flip-flop 90 generates an actuating signal for switching the selection switch 8.
  • the basis of the invention is thus two register devices which are alternately written with data, always reading from the respective other register device. Thereby. ensures that the data is not incorrect.
  • the synchronization between the two circuit blocks or between the two clock signals with the same frequency but different phase takes place at the point which defines a selection for reading out the register devices.
  • This is the flip-flop 61, which indicates the register device on which new data are already present.
  • the synchronization is carried out by comparing the change in level of the selection signal with the second clock signal over time. The reading can therefore be carried out with a new edge of the second clock signal T2, which switches the selection switch 8 to the corresponding register bank. With the subsequent falling clock edge of the second clock signal, the data are transferred to the output buffer 9. Additional flip-flop circuits for the register devices in a conventional synchronization circuit can therefore be dispensed with.
  • the embodiment shown here is implemented with flip-flop circuits controlled by positive clock edges.
  • the invention is not so limited. she can also be implemented with flip-flops controlled by negative clock edges.
  • another comparison logic is conceivable, which creates a temporal relationship between the first and second clock signals. Inverting outputs QN of the scanning flip-flops can be dispensed with if the downstream logic is suitably designed.
  • the logic that links the selection signal SEL 'with the signal MUX can also be implemented in any other form.
  • the logic inverts the signal MUX, which switches the selection means, whenever a level change in the signal SEL 'has taken place.
  • the logic gates can be implemented not only as AND gates, but also as NAND gates with inverters.
  • the entire circuit can be implemented in both CMOS logic and pure MOS logic.
  • T1, T2 clock signals
  • Rl, R2 selection signal, clock signal

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Information Transfer Systems (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

La présente invention concerne un dispositif d'interface (4) comprenant un premier et un second système de registre (6, 7) connectés en parallèle, qui sont conçus pour prendre en charge une donnée élémentaire (DW). Le dispositif d'interface (4) comprend un système de synchronisation (52) qui est alimenté par un premier et un second signal d'horloge (T1, T2) et est conçu pour fournir un premier signal de sélection dérivé du premier signal d'horloge, pour permettre une sélection du premier ou du second système de registre (6, 7) pour l'enregistrement d'une donné élémentaire (DW) arrivant à une entrée de données (41). De plus, le système de synchronisation (52) est conçu pour fournir un signal de réglage (MUX) dérivé du signal de sélection et du second signal d'horloge, au niveau d'une sortie de réglage (55). La sortie de réglage (55) est couplée à un système de sélection (8) qui sert à effectuer la commutation de la sortie de l'un des deux systèmes de registre (6, 7), à la sortie de données (42) du dispositif d'interface. Une comparaison du signal de sélection avec le second signal d'horloge (T2) permet d'éviter d'avoir recours à un système de registre supplémentaire.
EP05734842A 2004-03-01 2005-03-01 Dispositif d'interface et procede de synchronisation de donnees Withdrawn EP1721407A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE102004010562A DE102004010562B4 (de) 2004-03-01 2004-03-01 Schnittstellenvorrichtung und Verfahren zur Synchronisation von Daten
PCT/DE2005/000341 WO2005086408A1 (fr) 2004-03-01 2005-03-01 Dispositif d'interface et procede de synchronisation de donnees

Publications (1)

Publication Number Publication Date
EP1721407A1 true EP1721407A1 (fr) 2006-11-15

Family

ID=34917069

Family Applications (1)

Application Number Title Priority Date Filing Date
EP05734842A Withdrawn EP1721407A1 (fr) 2004-03-01 2005-03-01 Dispositif d'interface et procede de synchronisation de donnees

Country Status (6)

Country Link
US (1) US7650523B2 (fr)
EP (1) EP1721407A1 (fr)
KR (1) KR100817270B1 (fr)
CN (1) CN1926798B (fr)
DE (1) DE102004010562B4 (fr)
WO (1) WO2005086408A1 (fr)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8826057B1 (en) * 2012-03-30 2014-09-02 Integrated Device Technology Inc. Multiple time domain synchronizer circuits
US8943242B1 (en) 2012-03-30 2015-01-27 Integrated Device Technology Inc. Timing controllers having partitioned pipelined delay chains therein
RU2538281C2 (ru) * 2012-06-04 2015-01-10 Общество с ограниченной ответственностью Научно-производственное объединение "Новые информационные технологии" Способ синхронизации передаваемых сообщений
US10164758B2 (en) * 2016-11-30 2018-12-25 Taiwan Semicondcutor Manufacturing Co., Ltd. Read-write data translation technique of asynchronous clock domains
RU2738253C1 (ru) * 2020-01-31 2020-12-11 Акционерное общество "Концерн "Созвездие" Способ адаптивной синхронизации символов

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5760754A (en) * 1980-09-27 1982-04-12 Fujitsu Ltd Synchronizing circuit
JP2512786B2 (ja) * 1988-07-18 1996-07-03 富士通株式会社 位相整合回路
US5909563A (en) * 1996-09-25 1999-06-01 Philips Electronics North America Corporation Computer system including an interface for transferring data between two clock domains
US6317842B1 (en) * 1999-02-16 2001-11-13 Qlogic Corporation Method and circuit for receiving dual edge clocked data
DE10020171A1 (de) * 2000-04-25 2001-10-31 Ericsson Telefon Ab L M Pulsdetektor
US7210050B2 (en) * 2002-08-30 2007-04-24 Intel Corporation Increasing robustness of source synchronous links by avoiding write pointers based on strobes
US7269754B2 (en) * 2002-12-30 2007-09-11 Intel Corporation Method and apparatus for flexible and programmable clock crossing control with dynamic compensation
US7046057B1 (en) * 2003-11-03 2006-05-16 Hewlett-Packard Development Company, L.P. System and method for synchronizing devices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO2005086408A1 *

Also Published As

Publication number Publication date
WO2005086408A1 (fr) 2005-09-15
KR100817270B1 (ko) 2008-03-27
CN1926798B (zh) 2010-09-29
US7650523B2 (en) 2010-01-19
US20070064846A1 (en) 2007-03-22
KR20060131876A (ko) 2006-12-20
CN1926798A (zh) 2007-03-07
DE102004010562A1 (de) 2005-10-06
DE102004010562B4 (de) 2008-04-24

Similar Documents

Publication Publication Date Title
DE69733407T2 (de) Schnittstelle zur datenübertragung zwischen zwei taktbereichen
DE2807175C2 (de) Anordnung zur Steuerung von Informationsübertragungen zwischen zwei Rechenanlagen
DE2121115C2 (de) Prüfeinrichtung für nichtlineare Schaltkreise
DE19941196A1 (de) Zweikanal-FIFO mit synchronisierten Lese- und Schreibzeigern
DE19914986A1 (de) Vorrichtung zum Verzögern eines Taktsignals
DE2719531B2 (de) Digitale Logikschaltung zur Synchronisierung der Datenübertragung zwischen asynchrongesteuerten Datensystemen
DE102005019568B4 (de) Speichereinrichtung, Verwendung derselben und Verfahren zur Synchronisation eines Datenwortes
WO2005086408A1 (fr) Dispositif d'interface et procede de synchronisation de donnees
DE2854348C3 (de) Schaltungsanordnung zur Positionsbestimmung der Anzeige einer Information im Anzeigeraster auf dem Schirm einer Kathodenstrahlröhe
DE69432693T2 (de) Schnitstelle zwischen unsynchronisierten Geräten
EP2085890A1 (fr) Procédé de transmission de données entre au moins deux domaines d'impulsion
EP0042961A2 (fr) Procédé et agencement pour la génération d'impulsions à relation temporelle prédéterminée dans des intervalles d'impulsions prédéterminées avec une haute résolution de temps
DE10122702C2 (de) Verfahren und Vorrichtung zum Erzeugen eines zweiten Signals mit einem auf einem zweiten Takt basierenden Takt aus einem ersten Signal mit einem ersten Takt
EP0316458B1 (fr) Circuit intégré numérique avec synchronisation des données d'entrée
DE10333522B4 (de) Speicheranordnung zur Verarbeitung von Daten und Verfahren
DE3743434A1 (de) Zeitsignalgeber
DE4142825C2 (fr)
WO2003032568A2 (fr) Procede et dispositif de synchronisation de la transmission de donnees entre deux circuits
EP0545493A2 (fr) Circuit de balayage
DE102022114625B3 (de) Zeitgenerator als taktgeber für eine elektronische schaltung
DE10361496B4 (de) Anordnung mit einer Speichereinrichtung und einer programmgesteuerten Einheit
DE2736503A1 (de) Rastersynchronisieranordnung
DE10345163B4 (de) Verfahren und Vorrichtung zur Frequenzteilung und zum Demultiplexen
DE4001065C2 (fr)
DE10028369C2 (de) Schaltungsanordnung zur Aufnahme eines Eingangssignals und zur Weiterleitung von diesem entsprechenden Ausgangssignalen in parallel arbeitenden Schaltungszweigen

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20060825

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB

DAX Request for extension of the european patent (deleted)
RBV Designated contracting states (corrected)

Designated state(s): DE FR GB

17Q First examination report despatched

Effective date: 20070710

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20081031