DE69924039D1 - Verfahren und vorrichtung zur arbitrierung in einer einheitlichen speicherarchitektur - Google Patents

Verfahren und vorrichtung zur arbitrierung in einer einheitlichen speicherarchitektur

Info

Publication number
DE69924039D1
DE69924039D1 DE69924039T DE69924039T DE69924039D1 DE 69924039 D1 DE69924039 D1 DE 69924039D1 DE 69924039 T DE69924039 T DE 69924039T DE 69924039 T DE69924039 T DE 69924039T DE 69924039 D1 DE69924039 D1 DE 69924039D1
Authority
DE
Germany
Prior art keywords
arbitration
storage architecture
uniform storage
uniform
architecture
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE69924039T
Other languages
English (en)
Other versions
DE69924039T2 (de
Inventor
J Clohset
A Diep
Wishwesh Gandhi
A Piazza
Aditya Sreenivas
P Trieu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Publication of DE69924039D1 publication Critical patent/DE69924039D1/de
Application granted granted Critical
Publication of DE69924039T2 publication Critical patent/DE69924039T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/18Handling requests for interconnection or transfer for access to memory bus based on priority control

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
  • Multi Processors (AREA)
  • Read Only Memory (AREA)
DE69924039T 1999-01-08 1999-12-21 Verfahren und vorrichtung zur arbitrierung in einer einheitlichen speicherarchitektur Expired - Lifetime DE69924039T2 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/226,965 US6330646B1 (en) 1999-01-08 1999-01-08 Arbitration mechanism for a computer system having a unified memory architecture
US226965 1999-01-08
PCT/US1999/030719 WO2000041083A2 (en) 1999-01-08 1999-12-21 Method and apparatus for arbitration in a unified memory architecture

Publications (2)

Publication Number Publication Date
DE69924039D1 true DE69924039D1 (de) 2005-04-07
DE69924039T2 DE69924039T2 (de) 2006-04-13

Family

ID=22851205

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69924039T Expired - Lifetime DE69924039T2 (de) 1999-01-08 1999-12-21 Verfahren und vorrichtung zur arbitrierung in einer einheitlichen speicherarchitektur

Country Status (10)

Country Link
US (1) US6330646B1 (de)
EP (1) EP1222552B1 (de)
JP (1) JP4774152B2 (de)
KR (1) KR100422781B1 (de)
CN (1) CN1294502C (de)
AU (1) AU2593400A (de)
DE (1) DE69924039T2 (de)
HK (1) HK1044838B (de)
TW (1) TW468108B (de)
WO (1) WO2000041083A2 (de)

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6504549B1 (en) * 1999-05-19 2003-01-07 Ati International Srl Apparatus to arbitrate among clients requesting memory access in a video system and method thereof
US6542159B1 (en) * 1999-05-19 2003-04-01 Ati International S.R.L. Apparatus to control memory accesses in a video system and method thereof
US6469703B1 (en) 1999-07-02 2002-10-22 Ati International Srl System of accessing data in a graphics system and method thereof
US6629220B1 (en) * 1999-08-20 2003-09-30 Intel Corporation Method and apparatus for dynamic arbitration between a first queue and a second queue based on a high priority transaction type
US6950893B2 (en) 2001-03-22 2005-09-27 I-Bus Corporation Hybrid switching architecture
JP2003177958A (ja) * 2001-06-11 2003-06-27 Emblaze Semiconductor Ltd 特殊メモリデバイス
US6775727B2 (en) * 2001-06-23 2004-08-10 Freescale Semiconductor, Inc. System and method for controlling bus arbitration during cache memory burst cycles
JP2003114825A (ja) * 2001-10-04 2003-04-18 Hitachi Ltd メモリ制御方法、その制御方法を用いたメモリ制御回路、及びそのメモリ制御回路を搭載する集積回路
US6715042B1 (en) * 2001-10-04 2004-03-30 Cirrus Logic, Inc. Systems and methods for multiport memory access in a multimaster environment
US20040059879A1 (en) * 2002-09-23 2004-03-25 Rogers Paul L. Access priority protocol for computer system
KR100518576B1 (ko) * 2003-05-24 2005-10-04 삼성전자주식회사 버스 중재기 및 버스 중재방법
US7206866B2 (en) * 2003-08-20 2007-04-17 Microsoft Corporation Continuous media priority aware storage scheduler
US7013357B2 (en) * 2003-09-12 2006-03-14 Freescale Semiconductor, Inc. Arbiter having programmable arbitration points for undefined length burst accesses and method
JP4625620B2 (ja) * 2003-10-10 2011-02-02 株式会社日立製作所 フェイルセイフ制御装置
JP2005190092A (ja) * 2003-12-25 2005-07-14 Matsushita Electric Ind Co Ltd メモリアクセスコントロール回路
EP1811394B1 (de) * 2004-10-28 2012-01-18 Magima Digital Information Co., Ltd. Arbitrierer und arbitrierungsverfahren dafür
JP4817725B2 (ja) * 2005-06-20 2011-11-16 キヤノン株式会社 データ処理装置及び方法
US7640381B1 (en) * 2005-10-07 2009-12-29 Ji Zhang Input/output decoupling system method having a cache for exchanging data between non-volatile storage and plurality of clients having asynchronous transfers
KR100839494B1 (ko) * 2006-02-28 2008-06-19 삼성전자주식회사 버스 중재 시스템 및 버스 중재 방법
JP2008198127A (ja) * 2007-02-15 2008-08-28 Toshiba Corp プロセッサシステム
US8112566B2 (en) * 2007-06-06 2012-02-07 Intel Corporation Methods and apparatuses for processing I/O requests of data storage devices
US8051232B2 (en) * 2007-06-25 2011-11-01 Intel Corporation Data storage device performance optimization methods and apparatuses
US7908440B2 (en) * 2007-08-09 2011-03-15 Intel Corporation Simultaneous personal sensing and data storage
JP2010165175A (ja) * 2009-01-15 2010-07-29 Internatl Business Mach Corp <Ibm> バスの使用権を制御する装置および方法
CN101840382B (zh) * 2009-03-19 2013-03-27 北京普源精电科技有限公司 数据存储系统和数据存取方法
FR2975893B1 (fr) 2011-05-30 2013-07-12 3Dceram Implant renforce en ceramique biocompatible et son procede de fabrication
US9411774B2 (en) * 2013-04-23 2016-08-09 Arm Limited Memory access control
JP6146128B2 (ja) * 2013-05-20 2017-06-14 ヤマハ株式会社 データ処理装置
US9971711B2 (en) * 2014-12-25 2018-05-15 Intel Corporation Tightly-coupled distributed uncore coherent fabric
US10198789B2 (en) * 2016-12-13 2019-02-05 Advanced Micro Devices, Inc. Out-of-order cache returns
CN110515871B (zh) * 2019-08-09 2021-05-25 苏州浪潮智能科技有限公司 一种中断方法、装置及fpga和存储介质
KR20210081699A (ko) 2019-12-24 2021-07-02 서강대학교산학협력단 자연어 피처를 결합한 주식 매도 및 매수 시그널 판별기
CN113495858A (zh) * 2021-06-08 2021-10-12 青岛本原微电子有限公司 一种同步总线访存的仲裁系统及仲裁方法

Family Cites Families (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS56149629A (en) * 1980-04-21 1981-11-19 Nec Corp Information processor
US4901230A (en) * 1983-04-25 1990-02-13 Cray Research, Inc. Computer vector multiprocessing control with multiple access memory and priority conflict resolution method
JPS60246471A (ja) * 1984-05-22 1985-12-06 Yokogawa Hokushin Electric Corp メモリ制御装置
US4858107A (en) * 1985-03-11 1989-08-15 General Electric Company Computer device display system using conditionally asynchronous memory accessing by video display controller
US4716523A (en) * 1985-06-14 1987-12-29 International Business Machines Corporation Multiple port integrated DMA and interrupt controller and arbitrator
JPH0786853B2 (ja) * 1988-02-29 1995-09-20 株式会社ピーエフユー バス転送制御方式
US5247649A (en) * 1988-05-06 1993-09-21 Hitachi, Ltd. Multi-processor system having a multi-port cache memory
US4937781A (en) * 1988-05-13 1990-06-26 Dallas Semiconductor Corporation Dual port ram with arbitration status register
JPH02144652A (ja) * 1988-11-25 1990-06-04 Fujitsu Ltd バス調停方式
JPH0528103A (ja) * 1990-05-22 1993-02-05 Mitsubishi Electric Corp バス多重方式
JPH0810445B2 (ja) * 1990-09-21 1996-01-31 インターナショナル・ビジネス・マシーンズ・コーポレイション 動的バス調停方法及び装置
US5603061A (en) * 1991-07-23 1997-02-11 Ncr Corporation Method for prioritizing memory access requests using a selected priority code
JPH05120206A (ja) * 1991-10-25 1993-05-18 Nec Corp Dmaコントローラ
US5629950A (en) * 1992-04-24 1997-05-13 Digital Equipment Corporation Fault management scheme for a cache memory
JPH06110828A (ja) * 1992-09-28 1994-04-22 Toshiba Corp メモリ制御装置
WO1995015528A1 (en) * 1993-11-30 1995-06-08 Vlsi Technology, Inc. A reallocatable memory subsystem enabling transparent transfer of memory function during upgrade
JPH07200386A (ja) * 1993-12-28 1995-08-04 Toshiba Corp 共有メモリのアクセス制御装置および画像形成装置
US5611053A (en) * 1994-01-21 1997-03-11 Advanced Micro Devices, Inc. Apparatus and method for integrating bus master ownership of local bus load by plural data transceivers
US5528766A (en) * 1994-03-24 1996-06-18 Hewlett-Packard Company Multiple arbitration scheme
JPH07281942A (ja) * 1994-04-14 1995-10-27 Asahi Kasei Micro Syst Kk 共有資源のアービトレーション方法
JPH07319756A (ja) * 1994-05-25 1995-12-08 Casio Electron Mfg Co Ltd メモリアクセス制御装置
US5524235A (en) * 1994-10-14 1996-06-04 Compaq Computer Corporation System for arbitrating access to memory with dynamic priority assignment
US5809539A (en) * 1995-04-27 1998-09-15 Hitachi, Ltd. Processor system having address allocation and address lock capability adapted for a memory comprised of synchronous DRAMs
US5664152A (en) * 1995-06-06 1997-09-02 Hewlett-Packard Company Multiple segmenting of main memory to streamline data paths in a computing system
JPH08339346A (ja) * 1995-06-09 1996-12-24 Toshiba Corp バスアービタ
CN1095125C (zh) * 1995-09-28 2002-11-27 联华电子股份有限公司 共用系统存储器的可扩充式仲裁装置
US5937205A (en) * 1995-12-06 1999-08-10 International Business Machines Corporation Dynamic queue prioritization by modifying priority value based on queue's level and serving less than a maximum number of requests per queue
JPH1091577A (ja) * 1996-09-17 1998-04-10 Toshiba Corp バスアクセス権制御方式
US6070215A (en) * 1998-03-13 2000-05-30 Compaq Computer Corporation Computer system with improved transition to low power operation

Also Published As

Publication number Publication date
CN1294502C (zh) 2007-01-10
KR20010089791A (ko) 2001-10-08
HK1044838A1 (en) 2002-11-01
HK1044838B (zh) 2005-06-10
DE69924039T2 (de) 2006-04-13
WO2000041083A2 (en) 2000-07-13
WO2000041083A3 (en) 2002-05-16
JP4774152B2 (ja) 2011-09-14
KR100422781B1 (ko) 2004-03-12
EP1222552B1 (de) 2005-03-02
EP1222552A2 (de) 2002-07-17
TW468108B (en) 2001-12-11
AU2593400A (en) 2000-07-24
US6330646B1 (en) 2001-12-11
CN1615474A (zh) 2005-05-11
JP2002539509A (ja) 2002-11-19

Similar Documents

Publication Publication Date Title
DE69924039D1 (de) Verfahren und vorrichtung zur arbitrierung in einer einheitlichen speicherarchitektur
DE60008102D1 (de) Verfahren und vorrichtung zur mehrfachsendung
DE69717981D1 (de) Verfahren und vorrichtung zur raumbeduftung in einer programmierten einrichtung
DE60011541D1 (de) Verfahren und Vorrichtung zur NOx Reduktion
DE60006514D1 (de) Verfahren und vorrichtung zur verwaltung von paketübertragung in einem zellularsystem
DE10196641T1 (de) System und Verfahren zur Bereitstellung einer zuverlässigen Übertragung in einem gepufferten Speichersystem
DE60030658D1 (de) Verfahren und Vorrichtung zur Überprüfung von Gegenständen
DE60032615D1 (de) Verfahren und vorrichtung zur verankerung einer ersten leitung in einer zweiten leitung
DE69832721D1 (de) Verfahren und vorrichtung zur kommunikation in einem bündelfunksystem
DE60032481D1 (de) Verfahren und vorrichtung zur threadumschaltung in einem multithreadprozessor
DE69736350D1 (de) Verfahren und vorrichtung zur verschlüsselung in einer kamera
DE60040962D1 (de) Verfahren und Vorrichtung zur Handhabung von verteilten Gegenständen
DE60018733D1 (de) Vorrichtung und verfahren zur probenanalyse
DE69939480D1 (de) Gerät und verfahren zur aufrasterung in einer hierarchischen reihenfolge
DE69734399D1 (de) Verfahren und vorrichtung zur stapel-cachespeicherung
DE60021077D1 (de) Vorrichtung und verfahren zur probenabgabe
DE69934117D1 (de) Verfahren und gerät zur rufübergabe in einem kommunikationssystem
DE60008282D1 (de) Verbesserungen in vorrichtung und verfahren zur schäden reparierung
DE60036939D1 (de) Verfahren und vorrichtung zur markierung von fehlern
DE69937795D1 (de) Verfahren und vorrichtung zur zustandsynchronisierung in einem cdma system
DE50015979D1 (de) Verfahren und vorrichtung zur ermittlung einer geschwindigkeitsgrösse
DE50004671D1 (de) Vorrichtung und verfahren zur dosierung eines reduktionsmittels
DE59901226D1 (de) Verfahren und vorrichtung zur de-sulfatierung eines nox-speicherkatalysators
DE59902679D1 (de) Verfahren und vorrichtung zur de-sulfatierung einer katalysatoreinrichtung
ATE335275T1 (de) Verfahren und vorrichtung zur informationsaufzeichnung in einheiten

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8328 Change in the person/name/address of the agent

Representative=s name: HEYER, V., DIPL.-PHYS. DR.RER.NAT., PAT.-ANW., 806