DE69416374D1 - Integrierte Logikschaltung mit Abtastpfad - Google Patents

Integrierte Logikschaltung mit Abtastpfad

Info

Publication number
DE69416374D1
DE69416374D1 DE69416374T DE69416374T DE69416374D1 DE 69416374 D1 DE69416374 D1 DE 69416374D1 DE 69416374 T DE69416374 T DE 69416374T DE 69416374 T DE69416374 T DE 69416374T DE 69416374 D1 DE69416374 D1 DE 69416374D1
Authority
DE
Germany
Prior art keywords
logic circuit
scan path
integrated logic
integrated
scan
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69416374T
Other languages
English (en)
Other versions
DE69416374T2 (de
Inventor
Arthur Marris
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Application granted granted Critical
Publication of DE69416374D1 publication Critical patent/DE69416374D1/de
Publication of DE69416374T2 publication Critical patent/DE69416374T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318544Scanning methods, algorithms and patterns
    • G01R31/318547Data generators or compressors

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)
DE69416374T 1993-02-25 1994-02-25 Integrierte Logikschaltung mit Abtastpfad Expired - Fee Related DE69416374T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB939303758A GB9303758D0 (en) 1993-02-25 1993-02-25 Improvements in or relating to integrated logic circuits

Publications (2)

Publication Number Publication Date
DE69416374D1 true DE69416374D1 (de) 1999-03-18
DE69416374T2 DE69416374T2 (de) 1999-10-21

Family

ID=10730986

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69416374T Expired - Fee Related DE69416374T2 (de) 1993-02-25 1994-02-25 Integrierte Logikschaltung mit Abtastpfad

Country Status (5)

Country Link
US (1) US5610926A (de)
EP (1) EP0650123B1 (de)
JP (1) JPH06317634A (de)
DE (1) DE69416374T2 (de)
GB (1) GB9303758D0 (de)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6954879B1 (en) 1998-12-10 2005-10-11 Advanced Micro Devices, Inc. Method and apparatus for communicating configuration data for a peripheral device of a microcontroller via a scan path
US6363501B1 (en) * 1998-12-10 2002-03-26 Advanced Micro Devices, Inc. Method and apparatus for saving and loading peripheral device states of a microcontroller via a scan path
TW411543B (en) * 1999-01-15 2000-11-11 Via Tech Inc Chip testing system
GB2345976B (en) 1999-01-22 2003-06-25 Sgs Thomson Microelectronics Test circuit for memory
US7404127B2 (en) * 2000-01-10 2008-07-22 Texas Instruments Incorporated Circuitry with multiplexed dedicated and shared scan path cells
US6669909B2 (en) 2001-03-26 2003-12-30 Allegro Technologies Limited Liquid droplet dispensing
US7421637B1 (en) * 2003-01-16 2008-09-02 Cisco Technology, Inc. Generating test input for a circuit
US7219280B2 (en) * 2003-02-24 2007-05-15 Avago Technologies General Ip (Singapore) Pte. Ltd. Integrated circuit with test signal routing module
US7506225B2 (en) * 2005-10-14 2009-03-17 International Business Machines Corporation Scanned memory testing of multi-port memory arrays
US7474574B1 (en) * 2007-07-02 2009-01-06 International Business Machines Corporation Shift register latch with embedded dynamic random access memory scan only cell

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58154038A (ja) * 1982-03-08 1983-09-13 Nec Corp デイジタル集積回路用の論理ブロツク
US5043986A (en) * 1989-05-18 1991-08-27 At&T Bell Laboratories Method and integrated circuit adapted for partial scan testability
JPH0770573B2 (ja) * 1989-07-11 1995-07-31 富士通株式会社 半導体集積回路装置
US5132974A (en) * 1989-10-24 1992-07-21 Silc Technologies, Inc. Method and apparatus for designing integrated circuits for testability
EP0481097B1 (de) * 1990-09-15 1995-06-14 International Business Machines Corporation Procédé et appareil pour tester des circuits intégrés à grande integration
US5260947A (en) * 1990-12-04 1993-11-09 Hewlett-Packard Company Boundary-scan test method and apparatus for diagnosing faults in a device under test
JPH04212524A (ja) * 1990-12-06 1992-08-04 Matsushita Electric Ind Co Ltd 半導体集積回路
JP2841882B2 (ja) * 1991-02-04 1998-12-24 日本電気株式会社 疑似乱数パタン発生器
US5329533A (en) * 1991-12-26 1994-07-12 At&T Bell Laboratories Partial-scan built-in self-test technique

Also Published As

Publication number Publication date
DE69416374T2 (de) 1999-10-21
JPH06317634A (ja) 1994-11-15
EP0650123A1 (de) 1995-04-26
EP0650123B1 (de) 1999-02-03
US5610926A (en) 1997-03-11
GB9303758D0 (en) 1993-04-14

Similar Documents

Publication Publication Date Title
DE69331341D1 (de) Integrierte Schaltung mit programmierbaren logischen Feldern
DE69428336T2 (de) Integrierte Halbleiterschaltungsanordnung
DE69411292T2 (de) Programmierbare logische Schaltung
DE69425930T2 (de) Integrierte Halbleiterschaltung
DE69419575T2 (de) Integrierte Halbleiterschaltungsanordnung
DE69326284T2 (de) Halbleiteranordnung mit anschlusswählender Schaltung
FR2714528B1 (fr) Structure de test de circuit intégré.
NL194417B (nl) Ge´ntegreerde halfgeleiderschakeling.
DE69408362D1 (de) Halbleiterintegrierte Schaltung
DE59409987D1 (de) Integrierte Schaltung mit Registerstufen
DE69531657D1 (de) Integrierte Schaltung mit Prüfungspfad
DE69416374T2 (de) Integrierte Logikschaltung mit Abtastpfad
DE69312939T2 (de) Integrierte Schaltung mit bidirektionnellem Anschlussstift
DE69416355D1 (de) Integrierte Halbleiterschaltungsanordnung
DE69400402D1 (de) Integrierte Speicherschaltung mit verbesserter Lesezeit
DE69408555T2 (de) Optoelektronische integrierte Schaltung
DE69416192T2 (de) Integrierte Halbleiterschaltung
DE69227743T2 (de) Integrierte Halbleiterschaltung mit Abtastpfad
DE69123167D1 (de) Bi-MOS-integrierte logische Schaltung
DE69424010T2 (de) Integrierte Halbleiterschaltung mit Selbsttestfunktion
DE69429409T2 (de) BICMOS-Logikschaltung
DE4326136B4 (de) Integrierte Schaltung mit Ausgangspufferschaltkreisen
KR900010777A (ko) 고속 국부 억세스 시간을 갖는 집적회로 구성물
DE69122184D1 (de) Schwellenfreie logische Schaltung
KR950021818U (ko) 테스트 논리회로

Legal Events

Date Code Title Description
8332 No legal effect for de
8370 Indication of lapse of patent is to be deleted
8339 Ceased/non-payment of the annual fee