DE4032571C2 - - Google Patents
Info
- Publication number
- DE4032571C2 DE4032571C2 DE4032571A DE4032571A DE4032571C2 DE 4032571 C2 DE4032571 C2 DE 4032571C2 DE 4032571 A DE4032571 A DE 4032571A DE 4032571 A DE4032571 A DE 4032571A DE 4032571 C2 DE4032571 C2 DE 4032571C2
- Authority
- DE
- Germany
- Prior art keywords
- parity
- signal
- interrupt
- register
- parity error
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
- G06F11/1008—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
- G06F11/1044—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices with specific ECC/EDC distribution
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/0703—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
- G06F11/0706—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment
- G06F11/073—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment in a memory management context, e.g. virtual memory or cache management
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/0703—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
- G06F11/0766—Error or fault reporting or storing
- G06F11/0772—Means for error signaling, e.g. using interrupts, exception flags, dedicated error registers
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Detection And Correction Of Errors (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Debugging And Monitoring (AREA)
- Storage Device Security (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US42220489A | 1989-10-16 | 1989-10-16 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE4032571A1 DE4032571A1 (de) | 1991-05-02 |
| DE4032571C2 true DE4032571C2 (enExample) | 1991-08-29 |
Family
ID=23673830
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE69018365T Expired - Fee Related DE69018365T2 (de) | 1989-10-16 | 1990-09-11 | Speicherbankparitätsfehleranzeiger für Personalrechner. |
| DE4032571A Granted DE4032571A1 (de) | 1989-10-16 | 1990-10-13 | Einrichtung zur behandlung von paritaetsfehlern in speichergruppen von personal computern |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE69018365T Expired - Fee Related DE69018365T2 (de) | 1989-10-16 | 1990-09-11 | Speicherbankparitätsfehleranzeiger für Personalrechner. |
Country Status (11)
| Country | Link |
|---|---|
| EP (1) | EP0423933B1 (enExample) |
| JP (1) | JPH03132829A (enExample) |
| KR (1) | KR940002273B1 (enExample) |
| CN (1) | CN1017382B (enExample) |
| AT (1) | ATE120867T1 (enExample) |
| AU (1) | AU635971B2 (enExample) |
| BR (1) | BR9005193A (enExample) |
| CA (1) | CA2021834C (enExample) |
| DE (2) | DE69018365T2 (enExample) |
| HK (1) | HK71596A (enExample) |
| ZA (1) | ZA907497B (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE10135285A1 (de) * | 2001-07-19 | 2003-02-13 | Infineon Technologies Ag | Speichereinrichtung und Verfahren zum Betreiben eines eine Speichereinrichtung enthaltenden Systems |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5235602A (en) * | 1991-06-11 | 1993-08-10 | International Business Machines Corporation | Synchronous/asynchronous i/o channel check and parity check detector |
| US7275202B2 (en) * | 2004-04-07 | 2007-09-25 | International Business Machines Corporation | Method, system and program product for autonomous error recovery for memory devices |
| US9075741B2 (en) | 2011-12-16 | 2015-07-07 | Intel Corporation | Dynamic error handling using parity and redundant rows |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5619593A (en) * | 1979-07-23 | 1981-02-24 | Nippon Telegr & Teleph Corp <Ntt> | Parity check processing system for memory |
| CA1240066A (en) * | 1985-08-15 | 1988-08-02 | John R. Ramsay | Dynamic memory refresh and parity checking circuit |
| US4809276A (en) * | 1987-02-27 | 1989-02-28 | Hutton/Prc Technology Partners 1 | Memory failure detection apparatus |
| DE3716594C2 (de) * | 1987-05-18 | 1995-08-24 | Siemens Ag | Schaltungsanordnung für Fernmeldeanlagen, insbesondere Fernsprechvermittlungsanlagen, mit Speichereinrichtungen, in denen gespeicherte Informationsportionen auf ihre Richtigkeit überprüft werden |
| JPH01236331A (ja) * | 1988-03-17 | 1989-09-21 | Nec Corp | エラー検出方式 |
-
1990
- 1990-07-24 CA CA002021834A patent/CA2021834C/en not_active Expired - Fee Related
- 1990-09-11 EP EP90309934A patent/EP0423933B1/en not_active Expired - Lifetime
- 1990-09-11 AT AT90309934T patent/ATE120867T1/de not_active IP Right Cessation
- 1990-09-11 DE DE69018365T patent/DE69018365T2/de not_active Expired - Fee Related
- 1990-09-19 ZA ZA907497A patent/ZA907497B/xx unknown
- 1990-10-02 JP JP2263249A patent/JPH03132829A/ja active Pending
- 1990-10-08 AU AU63888/90A patent/AU635971B2/en not_active Ceased
- 1990-10-12 KR KR1019900016163A patent/KR940002273B1/ko not_active Expired - Fee Related
- 1990-10-12 CN CN90108277A patent/CN1017382B/zh not_active Expired
- 1990-10-13 DE DE4032571A patent/DE4032571A1/de active Granted
- 1990-10-16 BR BR909005193A patent/BR9005193A/pt unknown
-
1996
- 1996-04-25 HK HK71596A patent/HK71596A/en not_active IP Right Cessation
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE10135285A1 (de) * | 2001-07-19 | 2003-02-13 | Infineon Technologies Ag | Speichereinrichtung und Verfahren zum Betreiben eines eine Speichereinrichtung enthaltenden Systems |
| DE10135285B4 (de) * | 2001-07-19 | 2005-08-04 | Infineon Technologies Ag | Speichereinrichtung und Verfahren zum Betreiben eines eine Speichereinrichtung enthaltenden Systems |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH03132829A (ja) | 1991-06-06 |
| CA2021834C (en) | 1993-12-21 |
| AU635971B2 (en) | 1993-04-08 |
| DE69018365T2 (de) | 1995-10-12 |
| KR940002273B1 (ko) | 1994-03-19 |
| BR9005193A (pt) | 1991-09-17 |
| ATE120867T1 (de) | 1995-04-15 |
| HK71596A (en) | 1996-05-03 |
| EP0423933A3 (en) | 1992-04-08 |
| EP0423933A2 (en) | 1991-04-24 |
| CN1051095A (zh) | 1991-05-01 |
| DE69018365D1 (de) | 1995-05-11 |
| KR910008568A (ko) | 1991-05-31 |
| CA2021834A1 (en) | 1991-04-07 |
| CN1017382B (zh) | 1992-07-08 |
| EP0423933B1 (en) | 1995-04-05 |
| AU6388890A (en) | 1991-04-18 |
| DE4032571A1 (de) | 1991-05-02 |
| ZA907497B (en) | 1991-06-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3686901T2 (de) | Auf hohem systemniveau selbstpruefendes intelligentes e/a-steuergeraet. | |
| DE2806024C2 (enExample) | ||
| DE69706245T2 (de) | Lokalisierung eines fehlerhaften Moduls in einem fehlertoleranten Rechnersystem | |
| DE2227150C2 (de) | Schaltungsanordnung zur Aufbereitung und Speicherung von Information für eine spätere Fehleranalyse | |
| DE69621212T2 (de) | Busfehlerverarbeiter in einem Zweifachbussystem | |
| DE68924223T2 (de) | Mechanismus zum Prüfpunktwiederversuch. | |
| DE3650651T2 (de) | Fehlertolerantes Datenverarbeitungssystem | |
| DE3855599T2 (de) | System, das die Auswechselbarkeit der peripheren Einheiten ermöglicht | |
| DE3789651T2 (de) | Hochleistungsfehlererkennung und Fehlersuche in einem Taktsystem. | |
| DE60002908T2 (de) | Vorrichtung und verfahren zur verbesserten fehlerortung und diagnose in rechnern | |
| EP0104635A2 (de) | Verfahren und Anordnung zum Prüfen eines digitalen Rechners | |
| DE4220723A1 (de) | Schaltkreis und verfahren zum detektieren eines fehlers in einem mikrocomputer | |
| DE102011112174B4 (de) | Vorrichtung und Verfahren zum Schutz und zur zerstörungsfreien Prüfung sicherheitsrelevanter Register | |
| DD230948A1 (de) | Schaltungsanordnung zur ueberwachung eines mikroprozessors | |
| DE4032571C2 (enExample) | ||
| DE69419269T2 (de) | Verfahren zur automatischen Ermittlung von offenen Schaltkreisen | |
| DE102006001872A1 (de) | Vorrichtung und Verfahren zum Überprüfen einer Fehlererkennungsfunktionalität einer Datenverarbeitungseinrichtung | |
| DE1191144B (de) | Einrichtung zum Nachweis von Fehlern und zum Feststellen des Fehlerortes | |
| DE19626184C2 (de) | Vorrichtung zum Betreiben eines Systems mit zwei funktionsmäßig in einem Rechner parallel geschalteten Prozessoren | |
| EP0141161A2 (de) | Schaltungsanordnung zum Erkennen von statischen und dynamischen Fehlern in Schaltungsbaugruppen | |
| EP0625751A1 (de) | Sicheres Informationsübertragungsverfahren für einen Bus | |
| DE2161994A1 (de) | Fehlerfeststellungsschaltung bei einer Datenverarbeitungsanlage | |
| DE3855174T2 (de) | Selbstprüfung der Paritätsregenerierung | |
| DE1955721A1 (de) | Datenverarbeitungssystem | |
| DE102005020656B4 (de) | Flankenerfassungsschaltung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| OP8 | Request for examination as to paragraph 44 patent law | ||
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8339 | Ceased/non-payment of the annual fee |