DE3337850C2 - - Google Patents

Info

Publication number
DE3337850C2
DE3337850C2 DE3337850A DE3337850A DE3337850C2 DE 3337850 C2 DE3337850 C2 DE 3337850C2 DE 3337850 A DE3337850 A DE 3337850A DE 3337850 A DE3337850 A DE 3337850A DE 3337850 C2 DE3337850 C2 DE 3337850C2
Authority
DE
Germany
Prior art keywords
group
memory cell
row
word line
input part
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE3337850A
Other languages
German (de)
English (en)
Other versions
DE3337850A1 (de
Inventor
Masahiko Yoshimoto
Tsutomu Yoshihara
Kenji Anami
Hirofumi Itami Hyogo Jp Shinohara
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP57184362A external-priority patent/JPS5972699A/ja
Priority claimed from JP57185817A external-priority patent/JPS5975488A/ja
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Publication of DE3337850A1 publication Critical patent/DE3337850A1/de
Application granted granted Critical
Publication of DE3337850C2 publication Critical patent/DE3337850C2/de
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/06Arrangements for interconnecting storage elements electrically, e.g. by wiring
    • G11C5/063Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/14Word line organisation; Word line lay-out

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Static Random-Access Memory (AREA)
DE19833337850 1982-10-18 1983-10-18 Halbleiterspeichereinrichtung Granted DE3337850A1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP57184362A JPS5972699A (ja) 1982-10-18 1982-10-18 半導体メモリ装置
JP57185817A JPS5975488A (ja) 1982-10-20 1982-10-20 半導体メモリ装置

Publications (2)

Publication Number Publication Date
DE3337850A1 DE3337850A1 (de) 1984-04-19
DE3337850C2 true DE3337850C2 (US20110009641A1-20110113-C00185.png) 1993-01-21

Family

ID=26502455

Family Applications (2)

Application Number Title Priority Date Filing Date
DE3348201A Expired DE3348201C2 (en) 1982-10-18 1983-10-18 Semiconductor memory device
DE19833337850 Granted DE3337850A1 (de) 1982-10-18 1983-10-18 Halbleiterspeichereinrichtung

Family Applications Before (1)

Application Number Title Priority Date Filing Date
DE3348201A Expired DE3348201C2 (en) 1982-10-18 1983-10-18 Semiconductor memory device

Country Status (2)

Country Link
US (1) USRE33280E (US20110009641A1-20110113-C00185.png)
DE (2) DE3348201C2 (US20110009641A1-20110113-C00185.png)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0670880B2 (ja) * 1983-01-21 1994-09-07 株式会社日立マイコンシステム 半導体記憶装置
EP0162934B1 (de) * 1984-05-14 1989-11-08 Ibm Deutschland Gmbh Halbleiterspeicher
JP2683919B2 (ja) * 1988-07-29 1997-12-03 三菱電機株式会社 半導体記憶装置
JPH07114077B2 (ja) * 1989-06-01 1995-12-06 三菱電機株式会社 不揮発性半導体記憶装置
KR940003400B1 (ko) * 1991-08-27 1994-04-21 삼성전자 주식회사 반도체 기억장치
JPH0955482A (ja) 1995-06-08 1997-02-25 Mitsubishi Electric Corp 半導体記憶装置

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE50022C (de) * GEBRÜDER UNGER in Chemnitz i. S Fleischschneidemaschine
US3781828A (en) * 1972-05-04 1973-12-25 Ibm Three-dimensionally addressed memory
JPS5766587A (en) * 1980-10-09 1982-04-22 Fujitsu Ltd Static semiconductor storage device
US4488266A (en) * 1982-09-29 1984-12-11 Rockwell International Corporation Low-power address decoder

Also Published As

Publication number Publication date
DE3337850A1 (de) 1984-04-19
DE3348201C2 (en) 1988-12-22
USRE33280E (en) 1990-07-31

Similar Documents

Publication Publication Date Title
DE3716518C2 (US20110009641A1-20110113-C00185.png)
DE69133450T2 (de) Redundanz-Aufstellung zur Beseitigung von Defekten in einer Speicheranordnung
DE4036091C2 (de) Dynamischer Halbleiterspeicher mit wahlfreiem Zugriff
DE4107889C2 (de) Halbleiterspeichereinrichtung und N-Bit-Datenpfad
DE3906895C2 (US20110009641A1-20110113-C00185.png)
DE3122077A1 (de) Halbleiterspeicher
DE3939337C2 (US20110009641A1-20110113-C00185.png)
DE3637336C2 (US20110009641A1-20110113-C00185.png)
DE2756267B2 (US20110009641A1-20110113-C00185.png)
EP0162934B1 (de) Halbleiterspeicher
EP0224887B1 (de) Gate Array Anordnung in CMOS-Technik
DE3586493T2 (de) Nichtfluechtige halbleiterspeicheranordnung.
DE3337850C2 (US20110009641A1-20110113-C00185.png)
DE10020554B4 (de) Halbleiterspeicherbauelement mit Spaltenauswahlschaltung und Aufbauverfahren hierfür
DE3430734C2 (US20110009641A1-20110113-C00185.png)
EP0126784B1 (de) Halbleiterspeicher
DE10335012B4 (de) Halbleiterspeicherbauelement mit mehreren Speicherfeldern und zugehöriges Datenverarbeitungsverfahren
DE3917558A1 (de) Halbleiterspeichereinrichtung
DE10128254B4 (de) Integrierter Speicher mit einem Speicherzellenfeld mit mehreren Segmenten und Verfahren zu seinem Betrieb
DE10147201A1 (de) Halbleiterspeichervorrichtung und Verfahren zum Ersetzen einer Redundanzschaltung
DE10130978C2 (de) RAM-Speicherschaltung mit redundanten Wortleitungen
DE3939314A1 (de) Halbleiterspeichereinrichtung mit einer mehrzahl von speicherfeldern mit verbessertem peripherem schaltkreisbereich und verbesserter verbindungsanordnung
DE102004020306B4 (de) Verfahren zum Programmieren einer Speicheranordnung und programmierte Speicheranordnung
EP0730231A2 (de) Halbleiterspeicher, dessen Speicherzellen zu einzeln adressierbaren Einheiten zusammengefasst sind und Verfahren zum Betrieb solcher Speicher
DE69733042T2 (de) Halbleiterspeicheranordnung mit im Zentrum des Zellenarrayblocks befindlichen Leseverstärkertreibern

Legal Events

Date Code Title Description
OM8 Search report available as to paragraph 43 lit. 1 sentence 1 patent law
8110 Request for examination paragraph 44
8172 Supplementary division/partition in:

Ref country code: DE

Ref document number: 3348201

Format of ref document f/p: P

Q171 Divided out to:

Ref country code: DE

Ref document number: 3348201

AH Division in

Ref country code: DE

Ref document number: 3348201

Format of ref document f/p: P

8125 Change of the main classification

Ipc: G11C 8/00

AH Division in

Ref country code: DE

Ref document number: 3348201

Format of ref document f/p: P

D2 Grant after examination
8364 No opposition during term of opposition
8320 Willingness to grant licences declared (paragraph 23)